

# DS90LV031A 3V LVDS Quad CMOS Differential Line Driver

Check for Samples: DS90LV031A

#### **FEATURES**

- >400 Mbps (200 MHz) switching rates
- 0.1 ns typical differential skew
- · 0.4 ns maximum differential skew
- 2.0 ns maximum propagation delay
- · 3.3V power supply design
- ±350 mV differential signaling
- Low power dissipation (13mW at 3.3V static)
- Interoperable with existing 5V LVDS devices
- Compatible with IEEE 1596.3 SCI LVDS standard
- Compatible with TIA/EIA-644 LVDS standard
- Industrial operating temperature range
- Available in SOIC and TSSOP surface mount packaging

### **DESCRIPTION**

The DS90LV031A is a quad CMOS differential line driver designed for applications requiring ultra low power dissipation and high data rates. The device is designed to support data rates in excess of 400 Mbps (200 MHz) utilizing Low Voltage Differential Signaling (LVDS) technology.

The DS90LV031A accepts low voltage LVTTL/LVCMOS input levels and translates them to low voltage (350 mV) differential output signals. In addition the driver supports a TRI-STATE® function that may be used to disable the output stage, disabling the load current, and thus dropping the device to an ultra low idle power state of 13 mW typical.

The EN and EN\* inputs allow active Low or active High control of the TRI-STATE outputs. The enables are common to all four drivers. The DS90LV031A and companion line receiver (DS90LV032A) provide a new alternative to high power psuedo-ECL devices for high speed point-to-point interface applications.

### **Connection Diagram**



Figure 1. Dual-In-Line See Package Number D (R-PDSO-G16) or PW (R-PDSO-G16)

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TRI-STATE is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.



### **Functional Diagram**



### **Truth Table**

| Ena                              | bles   | Input           | Outputs           |                    |  |  |
|----------------------------------|--------|-----------------|-------------------|--------------------|--|--|
| EN                               | EN*    | D <sub>IN</sub> | D <sub>OUT+</sub> | D <sub>OUT</sub> - |  |  |
| L                                | Н      | X               | Z                 | Z                  |  |  |
| All other combinations of ENABLE | inputs | L               | L                 | Н                  |  |  |
|                                  |        | Н               | Н                 | L                  |  |  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Submit Documentation Feedback



#### www.ti.com

**Absolute Maximum Ratings (1)** 

| Supply Voltage (V <sub>CC</sub> )                       | -0.3V to +4V                      |
|---------------------------------------------------------|-----------------------------------|
| Input Voltage (D <sub>IN</sub> )                        | -0.3V to (V <sub>CC</sub> + 0.3V) |
| Enable Input Voltage (EN, EN*)                          | $-0.3V$ to $(V_{CC} + 0.3V)$      |
| Output Voltage (D <sub>OUT+</sub> , D <sub>OUT-</sub> ) | -0.3V to +3.9V                    |
| Short Circuit Duration                                  |                                   |
| (D <sub>OUT+</sub> , D <sub>OUT-</sub> )                | Continuous                        |
| Maximum Package Power Dissipation @ +25°C               | •                                 |
| D Package                                               | 1088 mW                           |
| PW Package                                              | 866 mW                            |
| Derate D Package                                        | 8.5 mW/°C above +25°C             |
| Derate PW Package                                       | 6.9 mW/°C above +25°C             |
| Storage Temperature Range                               | −65°C to +150°C                   |
| Lead Temperature Range                                  |                                   |
| Soldering (4 sec.)                                      | +260°C                            |
| Maximum Junction Temperature                            | +150°C                            |
| ESD Rating (2)                                          |                                   |
| (HBM, 1.5 kΩ, 100 pF)                                   | ≥ 6 kV                            |
|                                                         |                                   |

<sup>(1) &</sup>quot;Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be ensured. They are not meant to imply that the devices should be operated at these limits. Electrical Characteristics specifies conditions of device operation.

# **Recommended Operating Conditions**

|                                                  | Min  | Тур  | Max  | Units |
|--------------------------------------------------|------|------|------|-------|
| Supply Voltage (V <sub>CC</sub> )                | +3.0 | +3.3 | +3.6 | V     |
| Operating Free Air Temperature (T <sub>A</sub> ) |      |      |      |       |
| Industrial                                       | -40  | +25  | +85  | °C    |

<sup>(2)</sup> ESD Ratings: HBM (1.5 k $\Omega$ , 100 pF)  $\geq$  6 kV



#### **Electrical Characteristics**

Over supply voltage and operating temperature ranges, unless otherwise specified. (1) (2) (3)

| Symbol           | Parameter                                                               | Conditions                                                                                      | Pin                                      | Min   | Тур  | Max             | Units |
|------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------|-------|------|-----------------|-------|
| V <sub>OD1</sub> | Differential Output Voltage                                             | $R_L = 100\Omega$ (Figure 2)                                                                    | D <sub>OUT</sub> -                       | 250   | 350  | 450             | mV    |
| $\Delta V_{OD1}$ | Change in Magnitude of V <sub>OD1</sub> for Complementary Output States |                                                                                                 | D <sub>OUT+</sub>                        |       | 4    | 35              | mV    |
| Vos              | Offset Voltage                                                          |                                                                                                 |                                          | 1.125 | 1.25 | 1.375           | V     |
| ΔV <sub>OS</sub> | Change in Magnitude of V <sub>OS</sub> for Complementary Output States  |                                                                                                 |                                          |       | 5    | 25              | mV    |
| V <sub>OH</sub>  | Output Voltage High                                                     |                                                                                                 |                                          |       | 1.38 | 1.6             | V     |
| V <sub>OL</sub>  | Output Voltage Low                                                      |                                                                                                 |                                          | 0.90  | 1.03 |                 | V     |
| $V_{IH}$         | Input Voltage High                                                      |                                                                                                 | D <sub>IN</sub> ,                        | 2.0   |      | V <sub>CC</sub> | V     |
| $V_{IL}$         | Input Voltage Low                                                       |                                                                                                 | EN,<br>EN*                               | GND   |      | 0.8             | V     |
| I <sub>IH</sub>  | Input Current                                                           | $V_{IN} = V_{CC}$ or 2.5V                                                                       |                                          | -10   | ±1   | +10             | μA    |
| I <sub>IL</sub>  | Input Current                                                           | $V_{IN} = GND \text{ or } 0.4V$                                                                 |                                          | -10   | ±1   | +10             | μA    |
| $V_{CL}$         | Input Clamp Voltage                                                     | $I_{CL} = -18 \text{ mA}$                                                                       |                                          | -1.5  | -0.8 |                 | V     |
| I <sub>OS</sub>  | Output Short Circuit Current                                            | ENABLED, $^{(4)}$<br>$D_{IN} = V_{CC}$ , $D_{OUT+} = 0V$ or<br>$D_{IN} = GND$ , $D_{OUT-} = 0V$ | D <sub>OUT</sub> -<br>D <sub>OUT</sub> + |       | -6.0 | -9.0            | mA    |
| I <sub>OSD</sub> | Differential Output Short Circuit Current                               | ENABLED, V <sub>OD</sub> = 0V <sup>(4)</sup>                                                    |                                          |       | -6.0 | -9.0            | mA    |
| l <sub>OFF</sub> | Power-off Leakage                                                       | $V_{OUT} = 0V \text{ or } 3.6V,$<br>$V_{CC} = 0V \text{ or Open}$                               |                                          | -20   | ±1   | +20             | μΑ    |
| l <sub>OZ</sub>  | Output TRI-STATE Current                                                | $EN = 0.8V$ and $EN^* = 2.0V$<br>$V_{OUT} = 0V$ or $V_{CC}$                                     |                                          | -10   | ±1   | +10             | μΑ    |
| I <sub>CC</sub>  | No Load Supply Current Drivers<br>Enabled                               | $D_{IN} = V_{CC}$ or GND                                                                        | V <sub>CC</sub>                          |       | 5.0  | 8.0             | mA    |
| I <sub>CCL</sub> | Loaded Supply Current Drivers<br>Enabled                                | $R_L$ = 100 $\Omega$ All Channels, $D_{IN}$ = $V_{CC}$ or GND (all inputs)                      |                                          |       | 23   | 30              | mA    |
| I <sub>CCZ</sub> | No Load Supply Current Drivers<br>Disabled                              | $D_{IN} = V_{CC}$ or GND,<br>EN = GND, EN* = $V_{CC}$                                           |                                          |       | 2.6  | 6.0             | mA    |

Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground (1)

except:  $V_{OD1}$  and  $\Delta V_{OD1}$ . All typicals are given for:  $V_{CC} = +3.3V$ ,  $T_A = +25^{\circ}C$ . The DS90LV031A is a current mode device and only functions within datasheet specifications when a resistive load is applied to the driver outputs typical range is  $(90\Omega \text{ to } 110\Omega)$ 

Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only.



### **Switching Characteristics - Industrial**

 $V_{CC} = +3.3V \pm 10\%$ ,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C^{(1)}$  (2) (3)

| Symbol            | Parameter                                                            | Conditions                     | Min | Тур  | Max | Units |
|-------------------|----------------------------------------------------------------------|--------------------------------|-----|------|-----|-------|
| t <sub>PHLD</sub> | Differential Propagation Delay High to Low                           | $R_L = 100\Omega, C_L = 10 pF$ | 0.8 | 1.18 | 2.0 | ns    |
| t <sub>PLHD</sub> | Differential Propagation Delay Low to High                           | (Figure 3 and Figure 4)        | 0.8 | 1.25 | 2.0 | ns    |
| t <sub>SKD1</sub> | Differential Pulse Skew  t <sub>PHLD</sub> - t <sub>PLHD</sub>   (4) |                                | 0   | 0.07 | 0.4 | ns    |
| t <sub>SKD2</sub> | Channel-to-Channel Skew (5)                                          |                                | 0   | 0.1  | 0.5 | ns    |
| t <sub>SKD3</sub> | Differential Part to Part Skew (6)                                   |                                | 0   |      | 1.0 | ns    |
| t <sub>SKD4</sub> | Differential Part to Part Skew (7)                                   |                                | 0   |      | 1.2 | ns    |
| t <sub>TLH</sub>  | Rise Time                                                            |                                |     | 0.38 | 1.5 | ns    |
| t <sub>THL</sub>  | Fall Time                                                            |                                |     | 0.40 | 1.5 | ns    |
| t <sub>PHZ</sub>  | Disable Time High to Z                                               | $R_L = 100\Omega, C_L = 10 pF$ |     |      | 5   | ns    |
| t <sub>PLZ</sub>  | Disable Time Low to Z                                                | (Figure 5 and Figure 6)        |     |      | 5   | ns    |
| t <sub>PZH</sub>  | Enable Time Z to High                                                |                                |     |      | 7   | ns    |
| t <sub>PZL</sub>  | Enable Time Z to Low                                                 |                                |     |      | 7   | ns    |
| f <sub>MAX</sub>  | Maximum Operating Frequency (8)                                      |                                | 200 | 250  |     | MHz   |

- (1) All typicals are given for:  $V_{CC} = +3.3V$ ,  $T_A = +25$ °C.
- (2) Generator waveform for all tests unless otherwise specified: f = 1 MHz,  $Z_0 = 50\Omega$ ,  $t_r \le 1$  ns, and  $t_f \le 1$  ns.
- (3) C<sub>L</sub> includes probe and jig capacitance.
- (4) t<sub>SKD1</sub>, |t<sub>PHLD</sub> t<sub>PLHD</sub>| is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.
- (5)  $t_{SKD2}$  is the Differential Channel-to-Channel Skew of any event on the same device.
- (6) t<sub>SKD3</sub>, Differential Part to Part Skew, is defined as the difference between the minimum and maximum specified differential propagation delays. This specification applies to devices at the same V<sub>CC</sub> and within 5°C of each other within the operating temperature range.
- (7) t<sub>SKD4</sub>, part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices over recommended operating temperature and voltage ranges, and across process distribution. t<sub>SKD4</sub> is defined as |Max Min| differential propagation delay.
- (8) f<sub>MAX</sub> generator input conditions: t<sub>r</sub> = t<sub>f</sub> < 1ns, (0% to 100%), 50% duty cycle, 0V to 3V. Output Criteria: duty cycle = 45%/55%, VOD > 250mV, all channels switching.



### **Parameter Measurement Information**



Figure 2. Driver  $\rm V_{OD}$  and  $\rm V_{OS}$  Test Circuit



Figure 3. Driver Propagation Delay and Transition Time Test Circuit



Figure 4. Driver Propagation Delay and Transition Time Waveforms

Submit Documentation Feedback



### **Parameter Measurement Information (continued)**



Figure 5. Driver TRI-STATE Delay Test Circuit



Figure 6. Driver TRI-STATE Delay Waveforms



#### APPLICATION INFORMATION

General application guidelines and hints for LVDS drivers and receivers may be found in the following application notes: LVDS Owner's Manual (SNLA187), AN-808 (SNLA028), AN-1035 (SNOA355), AN-977 (SNLA166), AN-971 (SNLA165), AN-916 (SNLA219), AN-805 (SNOA233), AN-903 (SNLA034).

LVDS drivers and receivers are intended to be primarily used in an uncomplicated point-to-point configuration as is shown in Figure 8. This configuration provides a clean signaling environment for the quick edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically, the characteristic differential impedance of the media is in the range of  $100\Omega$ . A termination resistor of  $100\Omega$  should be selected to match the media, and is located as close to the receiver input pins as possible. The termination resistor converts the current sourced by the driver into a voltage that is detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

The DS90LV031A differential line driver is a balanced current source design. A current mode driver, generally speaking has a high output impedance and supplies a constant current for a range of loads (a voltage mode driver on the other hand supplies a constant voltage for a range of loads). Current is switched through the load in one direction to produce a logic state and in the other direction to produce the other logic state. The output current is typically 3.5 mA, a minimum of 2.5 mA, and a maximum of 4.5 mA. The current mode **requires** (as discussed above) that a resistive termination be employed to terminate the signal and to complete the loop as shown in Figure 8. AC or unterminated configurations are not allowed. The 3.5 mA loop current will develop a differential voltage of 350 mV across the  $100\Omega$  termination resistor which the receiver detects with a 250 mV minimum differential noise margin neglecting resistive line losses (driven signal minus receiver threshold (350 mV - 100 mV = 250 mV)). The signal is centered around +1.2V (Driver Offset,  $V_{OS}$ ) with respect to ground as shown in Figure 7. Note that the steady-state voltage ( $V_{SS}$ ) peak-to-peak swing is twice the differential voltage ( $V_{OD}$ ) and is typically 700 mV.

The current mode driver provides substantial benefits over voltage mode drivers, such as an RS-422 driver. Its quiescent current remains relatively flat versus switching frequency. Whereas the RS-422 voltage mode driver increases exponentially in most case between 20 MHz–50 MHz. This is due to the overlap current that flows between the rails of the device when the internal gates switch. Whereas the current mode driver switches a fixed current between its output without any substantial overlap current. This is similar to some ECL and PECL devices, but without the heavy static  $I_{CC}$  requirements of the ECL/PECL designs. LVDS requires > 80% less current than similar PECL devices. AC specifications for the driver are a tenfold improvement over other existing RS-422 drivers.

The TRI-STATE function allows the driver outputs to be disabled, thus obtaining an even lower power state when the transmission of data is not required.

The footprint of the DS90LV031A is the same as the industry standard 26LS31 Quad Differential (RS-422) Driver and is a step down replacement for the 5V DS90C031 Quad Driver.

#### **Power Decoupling Recommendations**

Bypass capacitors must be used on power pins. High frequency ceramic (surface mount is recommended)  $0.1\mu F$  in parallel with  $0.01\mu F$ , in parallel with  $0.001\mu F$  at the power supply pin as well as scattered capacitors over the printed circuit board. Multiple vias should be used to connect the decoupling capacitors to the power planes. A  $10\mu F$  (35V) or greater solid tantalum capacitor should be connected at the power entry point on the printed circuit board.

#### **PC Board considerations**

Use at least 4 PCB layers (top to bottom); LVDS signals, ground, power, TTL signals.

Isolate TTL signals from LVDS signals, otherwise the TTL may couple onto the LVDS lines. It is best to put TTL and LVDS signals on different layers which are isolated by a power/ground plane(s).

Keep drivers and receivers as close to the (LVDS port side) connectors as possible.

Submit Documentation Feedback

Copyright © 1999–2013, Texas Instruments Incorporated



#### **Differential Traces**

Use controlled impedance traces which match the differential impedance of your transmission medium (ie. cable) and termination resistor. Run the differential pair trace lines as close together as possible as soon as they leave the IC (stubs should be < 10mm long). This will help eliminate reflections and ensure noise is coupled as common-mode. Lab experiments show that differential signals which are 1mm apart radiate far less noise than traces 3mm apart since magnetic field cancellation is greater with the closer traces. Plus, noise induced on the differential lines is much more likely to appear as common-mode which is rejected by the receiver.

Match electrical lengths between traces to reduce skew. Skew between the signals of a pair means a phase difference between signals which destroys the magnetic field cancellation benefits of differential signals and EMI will result. (Note the velocity of propagation, v = c/Er where c (the speed of light) = 0.2997mm/ps or 0.0118 in/ps). Do not rely solely on the auto-route function for differential traces. Carefully review dimensions to match differential impedance and provide isolation for the differential lines. Minimize the number of vias and other discontinuities on the line.

Avoid 90° turns (these cause impedance discontinuities). Use arcs or 45° bevels.

Within a pair of traces, the distance between the two traces should be minimized to maintain common-mode rejection of the receivers. On the printed circuit board, this distance should remain constant to avoid discontinuities in differential impedance. Minor violations at connection points are allowable.

#### **Termination**

Use a resistor which best matches the differential impedance of your transmission line. The resistor should be between  $90\Omega$  and  $130\Omega$ . Remember that the current mode outputs need the termination resistor to generate the differential voltage. LVDS will not work without resistor termination. Typically, connect a single resistor across the pair at the receiver end.

Surface mount 1% to 2% resistors are best. PCB stubs, component lead, and the distance from the termination to the receiver inputs should be minimized. The distance between the termination resistor and the receiver should be < 10mm (12mm MAX).

#### **Probing LVDS Transmission Lines**

Always use high impedance (>  $100k\Omega$ ), low capacitance (< 2pF) scope probes with a wide bandwidth (1GHz) scope. Improper probing will give deceiving results.

#### **Cables and Connectors, General Comments**

When choosing cable and connectors for LVDS it is important to remember:

Use controlled impedance media. The cables and connectors you use should have a matched differential impedance of about  $100\Omega$ . They should not introduce major impedance discontinuities.

Balanced cables (e.g. twisted pair) are usually better than unbalanced cables (ribbon cable, simple coax.) for noise reduction and signal quality. Balanced cables tend to generate less EMI due to field canceling effects and also tend to pick up electromagnetic radiation as common-mode (not differential mode) noise which is rejected by the receiver. For cable distances < 0.5M, most cables can be made to work effectively. For distances 0.5M  $\leq$  d  $\leq$  10M, CAT 3 (category 3) twisted pair cable works well, is readily available and relatively inexpensive.

#### Fail-safe of an LVDS Interface

If the LVDS link as shown in Figure 8 needs to support the case where the Line Driver is disabled, powered off, or removed (un-plugged) and the Receiver device is powered on and enabled, the state of the LVDS bus is unknown and therefore the output state of the Receiver is also unknown. If this is of concern, please consult the respective LVDS Receiver data sheet for guidance on Failsafe Biasing options for the LVDS interface to set a known state on the inputs for these conditions.





Figure 7. Driver Output Levels

### **TYPICAL APPLICATION**



Figure 8. Point-to-Point Application

### **Typical Performance Curves**



Submit Documentation Feedback



# **Typical Performance Curves (continued)**



 $\begin{array}{c} \text{R}_{L} \quad (\Omega) \\ \text{Figure 10. Typical DS90LV031A, D}_{OUT} \text{ vs R}_{L}, \\ \text{V}_{CC} = 3.3\text{V, T}_{A} = 25^{\circ}\text{C} \end{array}$ 

### **PIN DESCRIPTIONS**

| Pin No.      | Name               | Description                                  |
|--------------|--------------------|----------------------------------------------|
| 1, 7, 9, 15  | D <sub>IN</sub>    | Driver input pin, TTL/CMOS compatible        |
| 2, 6, 10, 14 | D <sub>OUT+</sub>  | Non-inverting driver output pin, LVDS levels |
| 3, 5, 11, 13 | D <sub>OUT</sub> - | Inverting driver output pin, LVDS levels     |
| 4            | EN                 | Active high enable pin, OR-ed with EN*       |
| 12           | EN*                | Active low enable pin, OR-ed with EN         |
| 16           | V <sub>cc</sub>    | Power supply pin, +3.3V ± 0.3V               |
| 8            | GND                | Ground pin                                   |

### SNLS020C -JULY 1999-REVISED APRIL 2013



### **REVISION HISTORY**

| Cł | nanges from Revision B (April 2013) to Revision C  | Pag | ge |
|----|----------------------------------------------------|-----|----|
| •  | Changed layout of National Data Sheet to TI format |     | 11 |





12-Oct-2014

#### PACKAGING INFORMATION

| Orderable Device     | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking   | Samples |
|----------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|------------------|---------|
|                      | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)            |         |
| DS90LV031ATM         | NRND   | SOIC         | D       | 16   | 48      | TBD                        | Call TI          | Call TI            | -40 to 85    | DS90LV031A<br>TM |         |
| DS90LV031ATM/NOPB    | ACTIVE | SOIC         | D       | 16   | 48      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | DS90LV031A<br>TM | Samples |
| DS90LV031ATMTC       | NRND   | TSSOP        | PW      | 16   | 92      | TBD                        | Call TI          | Call TI            | -40 to 85    | DS90LV<br>031AT  |         |
| DS90LV031ATMTC/NOPB  | ACTIVE | TSSOP        | PW      | 16   | 92      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | DS90LV<br>031AT  | Samples |
| DS90LV031ATMTCX/NOPB | ACTIVE | TSSOP        | PW      | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | DS90LV<br>031AT  | Samples |
| DS90LV031ATMX        | NRND   | SOIC         | D       | 16   | 2500    | TBD                        | Call TI          | Call TI            | -40 to 85    | DS90LV031A<br>TM |         |
| DS90LV031ATMX/NOPB   | ACTIVE | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN   Call TI  | Level-1-260C-UNLIM | -40 to 85    | DS90LV031A<br>TM | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



### PACKAGE OPTION ADDENDUM

12-Oct-2014

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 6-Nov-2015

### TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device                   |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS90LV031ATMTCX/NO<br>PB | TSSOP | PW                 | 16 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DS90LV031ATMX            | SOIC  | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.3        | 8.0        | 16.0      | Q1               |
| DS90LV031ATMX/NOPB       | SOIC  | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.3        | 8.0        | 16.0      | Q1               |

www.ti.com 6-Nov-2015



\*All dimensions are nominal

| Device                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90LV031ATMTCX/NOP<br>B | TSSOP        | PW              | 16   | 2500 | 367.0       | 367.0      | 35.0        |
| DS90LV031ATMX            | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 35.0        |
| DS90LV031ATMX/NOPB       | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 35.0        |

# D (R-PDS0-G16)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



PW (R-PDSO-G16)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Texas Instruments:

DS90LV031ATMTCX