

# High-Efficiency 2 A, 24 V Input Synchronous Step-Down Converter

### **Features**

- Low R<sub>DS(ON)</sub> for internal switches (top/bottom)
   120 mΩ / 75 mΩ, 2.0 A
- 4.5 ~ 24 V input voltage range
- High-efficiency synchronous-mode
- Internal soft start limits the inrush current
- Over current protection
- Output short circuit protection with hiccup mode
- Thermal shutdown
- Green package:
   TSOT23 -6 is pin compatible

# **Applications**

- Portable navigation device
- Set top box
- Portable TV
- LCD TV

### **Descriptions**

The DIO69209 is high-efficiency, high frequency synchronous step-down DC-DC regulator ICs capable of delivering up to 2 A output currents. The DIO69209 family operate over a wide input voltage range from 4.5 V to 24 V and integrate main switch and synchronous switch with very low  $R_{DS(ON)}$  to minimize the conduction loss.

The DIO69209 adopts the pure COT architecture to achieve fast transient responses for high step-down applications. In addition, it operates at pseudo-constant frequency of 700 kHz under heavy load conditions to minimize the size of inductor and capacitor. The DIO69209 is stable with extremely low ESR, high capacitance.

The DIO69209 always operate in continuous conduction mode, which reduces the output ripple voltage in light load compared to discontinuous conduction mode.

### **Function Block**





# **Ordering Information**

| Part Number  | Top Marking | RoHS  | T <sub>A</sub> | Package  |                   |
|--------------|-------------|-------|----------------|----------|-------------------|
| DIO69209TST6 | W209        | Green | -40 to 85°C    | TSOT23-6 | Tape & Reel, 3000 |

### **Marking Definition**



# **Pin Assignments**



Figure 1. TSOT23-6 (Top view)

# **Pin Definitions**

| Pin Name | Description                                                                                                                                                                         |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND      | Power ground                                                                                                                                                                        |
| SW       | Inductor pin. Connect this pin to the switching node of inductor.                                                                                                                   |
| VIN      | Power input                                                                                                                                                                         |
| FB       | Output feedback pin. Connect this pin to the center point of the output resistor divider (as shown in Figure 1) to program the output voltage: $V_{OUT} = 0.765 \times (1+R1/R2)$ . |
| EN       | Enable control. Pull high to turn on. Do not float.                                                                                                                                 |
| BS       | Bootstrap. Connect a capacitor and a resistor between SW and BS pins to form a floating supply across the high-side switch driver. Recommend to use 0.1 µF BS capacitor.            |



# **Absolute Maximum Ratings**

Stresses beyond those listed under "Absolute Maximum Rating" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol           | Parameter                   | Rating               | Unit |  |
|------------------|-----------------------------|----------------------|------|--|
| Vcc              | Supply Voltage ( V+ – V-)   | 28                   | V    |  |
|                  | EN, SW Voltage              | V <sub>IN</sub> +0.3 | V    |  |
|                  | FB Voltage                  | 6                    | V    |  |
|                  | BS Voltage                  | SW+6                 | V    |  |
| θЈΑ              | Dealer on Thermal Dealerson | 89                   | °C/W |  |
| θ <sub>JC</sub>  | Package Thermal Resistance  | 44.5                 |      |  |
| T <sub>STG</sub> | Storage Temperature Range   | -65 to 150           | °C   |  |
| TJ               | Junction Temperature Range  | 150                  | °C   |  |
| T <sub>L</sub>   | Lead Temperature Range      | 260                  | °C   |  |

# **Recommend Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended Operating conditions are specified to ensure optimal performance to the datasheet specifications. DIOO does not Recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol          | Parameter                  | Rating     | Unit |
|-----------------|----------------------------|------------|------|
| V <sub>CC</sub> | Supply Voltage             | 4.5 to 24  | V    |
| TJ              | Junction Temperature Range | -40 to 125 | °C   |
| TA              | Ambient Temperature Range  | -40 to 85  | °C   |



### **Electrical Characteristics**

 $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V, L = 2.2  $\mu$ H,  $C_{OUT}$  = 47  $\mu$ F,  $T_J$  = -40 °C to 125 °C,  $I_{OUT}$  = 1 A, unless otherwise specified.

| Symbol                          | Parameter                          | Test Conditions                                                          | Min   | Тур   | Max   | Unit |
|---------------------------------|------------------------------------|--------------------------------------------------------------------------|-------|-------|-------|------|
| V <sub>IN</sub>                 | Input voltage range                |                                                                          | 4.5   |       | 24    | V    |
| IQ                              | Quiescent current                  | I <sub>OUT</sub> = 0, V <sub>FB</sub> = V <sub>REF</sub> × 105%          |       | 700   | 1000  | μA   |
| I <sub>SHDN</sub>               | Shutdown current                   | EN = 0                                                                   |       | 5     | 10    | μA   |
| .,                              | - " ' ' "                          | T <sub>J</sub> = -40°C to 125°C                                          | 0.745 | 0.765 | 0.780 | .,   |
| V <sub>REF</sub>                | Feedback reference voltage         | T <sub>J</sub> = 0°C to 125°C                                            | 0.750 | 0.765 | 0.780 | V    |
| I <sub>FB</sub>                 | FB input current                   | $V_{FB} = V_{IN}$                                                        | -50   |       | 50    | nA   |
| R <sub>DS(ON)</sub>             | Top FET Ron                        | T <sub>A</sub> = 25°C                                                    |       | 120   |       | mΩ   |
| R <sub>DS(ON)</sub>             | Bottom FET R <sub>ON</sub>         | T <sub>A</sub> = 25°C                                                    |       | 75    |       | mΩ   |
| I <sub>LIM</sub> <sup>(1)</sup> | Bottom FET valley current limit    |                                                                          | 2.3   | 2.9   | 3.5   | Α    |
| V <sub>ENH</sub>                | EN rising threshold                |                                                                          | 1.5   |       |       | V    |
| V <sub>ENL</sub>                | EN falling threshold               |                                                                          |       |       | 0.4   | V    |
| V <sub>UVLO</sub>               | Input UVLO threshold               |                                                                          | 3.65  | 4.05  | 4.45  | V    |
|                                 | Hysteresis V <sub>IN</sub> voltage |                                                                          | 0.3   | 0.4   | 0.5   | V    |
| f <sub>SW</sub>                 | Switching frequency                |                                                                          | 600   | 700   | 800   | kHz  |
| Ton                             | ON time                            | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.2 V, I <sub>OUT</sub> = 1 A |       | 140   |       | ns   |
|                                 | Min ON time                        |                                                                          |       | 50    |       | ns   |
|                                 | Min OFF Time                       |                                                                          |       | 90    | 140   | ns   |
|                                 | Maximum duty cycle                 |                                                                          |       | 90%   |       |      |
| Tss                             | Soft start time                    |                                                                          | 0.4   | 0.6   | 0.8   | ms   |
| T <sub>SD</sub>                 | Thermal shutdown temperature       |                                                                          |       | 150   |       | °C   |
| T <sub>HYS</sub>                | Thermal shutdown hysteresis        |                                                                          |       | 15    |       | °C   |

#### Note:

- (1) Not production tested.
- (2) Specifications subject to change without notice.

# **Typical Application**

The DIO69209 4.5 V to 24 V input, 1.05 V output converter.



Figure 2. DIO69209 1.05 V / 2 A reference design











# **Operation**

The DIO69209 is a synchronous buck regulator IC that integrates the pure COT control, top and bottom switches on the same die to minimize the switching transition loss and conduction loss. With ultra low  $R_{DS(ON)}$  power switches and proprietary pure COT control, this regulator IC can achieve the highest efficiency and the highest switch frequency simultaneously to minimize the external inductor and capacitor size, and thus achieving the minimum solution footprint.

The DIO69209 provides protection functions such as cycle by cycle current limiting and thermal shutdown protection. The DIO69209 will sense the output voltage conditions for the fault protection.

Table 1. Design parameters

| Parameter             | Value               |  |  |
|-----------------------|---------------------|--|--|
| Input voltage range   | 4.5 V to 24 V       |  |  |
| Output voltage        | 1.05 V              |  |  |
| Output current        | 2 A                 |  |  |
| Output voltage ripple | 20 mV <sub>PP</sub> |  |  |

Table 2. Recommended component values

| Output      | R2   | R3   |     | L1 (µH) |     | C5 + C6 (µF) |
|-------------|------|------|-----|---------|-----|--------------|
| Voltage (V) | (kΩ) | (kΩ) | Min | Тур     | Max | C3 + C6 (μr) |
| 1           | 3.09 | 10.0 | 1.5 | 2.2     | 4.7 | 44 ~ 66      |
| 1.05        | 3.74 | 10.0 | 1.5 | 2.2     | 4.7 | 44 ~ 66      |
| 1.2         | 5.76 | 10.0 | 1.5 | 2.2     | 4.7 | 44 ~ 66      |
| 1.5         | 9.53 | 10.0 | 1.5 | 2.2     | 4.7 | 44 ~ 66      |
| 1.8         | 13.7 | 10.0 | 1.5 | 2.2     | 4.7 | 44 ~ 66      |
| 2.5         | 22.6 | 10.0 | 2.2 | 3.3     | 4.7 | 44 ~ 66      |
| 3.3         | 33.2 | 10.0 | 2.2 | 3.3     | 4.7 | 44 ~ 66      |
| 5           | 54.9 | 10.0 | 3.3 | 4.7     | 4.7 | 44 ~ 66      |



# **Applications Information**

Because of the high integration in the DIO69209 IC, the application circuit based on this regulator IC is rather simple. Only input capacitor  $C_{IN}$ , output capacitor  $C_{OUT}$ , output inductor L and feedback resistors (R1 and R2) need to be selected for the targeted applications specifications.

#### Feedback resistor dividers R1 and R2

Choose R1 and R2 to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both R1 and R2. A value of between 10 k and 1 M is highly recommended for both resistors. If  $V_{OUT}$  is 3.3 V, R1=40.2 k is chosen, then R2 can be calculated to be 12 k.

$$R_{2} = \frac{0.765V}{V_{OUT} - 0.765V} R_{1} \tag{1}$$



Figure 15. Feedback resistor dividers R1 and R2

#### **Current protection**

The output over-current limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored during the OFF state by measuring the low-side FET drain to source voltage. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated. During the on time of the high-side FET switch, the switch current increases at a linear rate determined by V<sub>IN</sub>, V<sub>OUT</sub>, the on-time and the output inductor value.

During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current I<sub>OUT</sub>. If the monitored current is above the OCL level, the converter maintains low-side FET on and delays the creation of a new set pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner. If the over current condition exists consecutive switching cycles, the internal OCL threshold is set to a lower level, reducing the available output current. When a switching cycle occurs where the switch current is not above the lower OCL threshold, the counter is reset and the OCL threshold is returned to the higher value.

There are some important considerations for this type of over-current protection. The load current is higher than the over-current threshold by one half of the peak-to-peak inductor ripple current. Also, when the current is being limited, the output voltage tends to fall as the demanded load current may be higher than the current available from the converter. This may cause the output voltage to fall. When the V<sub>FB</sub> voltage falls below the UVP threshold voltage, the UVP comparator detects it. And then, the device will shut down after the UVP delay time (typically 14 µs) and re-start after the hiccup time (typically 8 ms).

When the over current condition is removed, the output voltage returns to the regulated value.



#### **UVLO** protection

Under voltage lock out protection (UVLO) monitors the device input voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. This protection is non-latching.

#### Thermal shutdown

The device monitors the temperature of itself. If the temperature exceeds the threshold value (typically 155°C) the device is shut off. This is a non-latch protection.

### Input capacitor C<sub>IN</sub>

This ripple current through input capacitor is calculated as:

$$I_{CIN\_RMS} = I_{OUT} \cdot \sqrt{D(1-D)}$$
 (2)

To minimize the potential noise problem, place a typical X5R or better grade ceramic capacitor really close to the IN and GND pins. Care should be taken to minimize the loop area formed by C<sub>IN</sub>, and IN / GND pins. In this case, a 10 µF low ESR ceramic capacitor is recommended.

#### Output capacitor Cout

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use X5R or better grade ceramic capacitor greater than 22 µF capacitance.

### Output inductor L

There are several considerations in choosing this inductor.

1) Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum output current. The inductance is calculated as:

$$L = \frac{V_{OUT}(1 - V_{OUT} / V_{IN, MAX})}{F_{SW} \times I_{OUT, MAX} \times 40\%}$$
(3)

where F<sub>SW</sub> is the switching frequency and I<sub>OUT,MAX</sub> is the maximum load current.

The DIO69209 regulator IC is quite tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

2) The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions.

$$I_{SAT,MIN} > I_{OUT,MAX} + \frac{V_{OUT}(1 - V_{OUT}/V_{IN,MAX})}{2 \cdot F_{SW} \cdot L}$$
 (4)

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR < 50 m $\Omega$  to achieve a good overall efficiency.



#### External boostrap cap

This capacitor provides the gate driver voltage for internal high side MOSFET. A 100 nF low ESR ceramic capacitor connected between BS pin and SW pin is recommended.



Figure 16. External boostrap cap

#### Load transient considerations

The DIO69209 regulator IC integrates the compensation components to achieve good stability and fast transient responses. In some applications, adding a 22 pF ceramic cap in parallel with R1 may further speed up the load transient responses and is thus recommended for applications with large load transient.



Figure 17. Load transient considerations

#### Layout design

The layout design of the DIO69209 regulator is relatively simple. For the best efficiency and minimum noise problems, we should place the following components close to the IC: C<sub>IN</sub>, L, R1 and R2.

- It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable.
- 2) C<sub>IN</sub> must be close to Pins IN and GND. The loop area formed by C<sub>IN</sub> and GND must be minimized.
- 3) The PCB copper area associated with SW pin must be minimized to avoid the potential noise problem.
- 4) The components R1 and R2, and the trace connecting to the FB pin must NOT be adjacent to the SW net on the PCB layout to avoid the noise problem.
- 5) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the IN pin is connected directly to a power source such as a Li-lon battery, it is desirable to add a pull down 1 m $\Omega$  resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator at shutdown mode.



www.dioo.com

# **Physical Dimensions: TSOT23-6**







| (Units of Measure = Millimeter) |             |           |      |  |  |  |  |
|---------------------------------|-------------|-----------|------|--|--|--|--|
| Symbol                          | Min         | Nom       | Max  |  |  |  |  |
| Α                               | -           | -         | 0.90 |  |  |  |  |
| A1                              | 0           | -         | 0.15 |  |  |  |  |
| A2                              | 0.65        | 0.75      | 0.85 |  |  |  |  |
| A3                              | 0.35        | 0.40      | 0.45 |  |  |  |  |
| b                               | 0.36        | -         | 0.50 |  |  |  |  |
| b1                              | 0.36        | 0.38      | 0.45 |  |  |  |  |
| С                               | 0.14        | -         | 0.20 |  |  |  |  |
| c1                              | 0.14        | 0.15      | 0.16 |  |  |  |  |
| D                               | 2.85        | 2.95      | 3.05 |  |  |  |  |
| Е                               | 2.60        | 2.80      | 3.00 |  |  |  |  |
| E1                              | 1.60        | 1.65      | 1.70 |  |  |  |  |
| е                               | 0.90        | 0.95      | 1.00 |  |  |  |  |
| e1                              | 1.80        | 1.90      | 2.00 |  |  |  |  |
| L                               | 0.30        | 0.45      | 0.60 |  |  |  |  |
| L1                              |             | 0.575 REF |      |  |  |  |  |
| L2                              | 0.25 BSC    |           |      |  |  |  |  |
| R                               | -           | -         | 0.25 |  |  |  |  |
| R1                              | -           | -         | 0.25 |  |  |  |  |
| Θ                               | 0°          | -/        | 8°   |  |  |  |  |
| Θ1                              | 3°          | 5°        | 7°   |  |  |  |  |
| Θ2                              | 10° 12° 14° |           |      |  |  |  |  |



### **CONTACT US**

**D**ioo is a professional design and sales corporation for high-quality and performance analog semiconductors. The company focuses on industry markets, such as, cell phone, handheld products, laptop, and medical equipment and so on. Dioo's product families include analog signal processing and amplifying, LED drivers and charger IC. Go to <a href="http://www.dioo.com">http://www.dioo.com</a> for a complete list of Dioo product families

For additional product information, or full datasheet, please contact with our Sales Department or Representatives.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

DIOO:

DIO69209TST6