# RECOH R5650T Series ### 3 to 5 Serial Cell Li-ion Battery Protection IC NO.EA-401-190909 #### **OUTLINE** The R5650T is an overcharge and discharge protection IC for 3- to 5- series cell Li-ion / Li-polymer rechargeable battery pack, further includes a short-circuit and protection circuits for charge / discharge overcurrent. The R5650T supports 3 to 5 cells connected in series, forcing a certain voltage on SEL1 and SEL2 pins can select any number of cells. #### **FEATURES** | TEATORES | |-------------------------------------------------------------------------------------------------------------------| | High Voltage Tolerant Process | | Absolute Maximum Ratings ·······30 V | | Low Supply Current | | Normal operation with using 5 cellsTyp. 12.0 µA | | Standby·····Typ. 5.0 µA | | High-accuracy Voltage Detection | | Overcharge detection voltage (V <sub>DET1n</sub> (1)) ················3.6 V to 4.5 V (in 5 mV steps) | | Overcharge detection voltage accuracy······± 25 mV (Ta = 25°C) | | Overcharge release voltage·················V <sub>DET1n</sub> - 0.1V to V <sub>DET1n</sub> - 0.4V (in 50mV steps) | | Overdischarge detection voltage (V <sub>DET2n</sub> (1)) ············2.0 V to 3.2 V (in 5 mV steps) | | Overdischarge detection voltage accuracy ······± 50 mV (Ta = 25°C) | | Overdischarge release voltage ···································· | | - provided, Max.value is 3.2 V. | | Discharge overcurrent detection voltage1 (V <sub>DET31</sub> ) ·······0.03 V to 0.10 V (in 10 mV steps) | | Discharge overcurrent detection voltage accuracy ·······0.03 V to 0.05 V: ± 5 mV, | | 0.05 V to 0.10 V: ± 10% | | Discharge overcurrent detection voltage2 (V <sub>DET32</sub> ) ·······2 / 2.5 / 3 times V <sub>DET31</sub> | | Short-circuit detection voltage <sup>(2)</sup> ···································· | | Charge overcurrent detection voltage (V <sub>DET4</sub> )·······-0.015 V to -0.025 V, -0.030 V to -0.050 V | | (in 5 mV steps) | | Charge overcurrent detection voltage accuracy······-0.015 V to -0.025 V: ± 5 mV, | | -0.030 V to -0.050 V: ± 20%, or Disable | | Temperature Protection | | Charge high-temperature (T <sub>DCH</sub> ) ·············45 / 50 / 55 °C | | Charge high-temperature accuracy ······± 5°C | | Charge low-temperature (T <sub>DCL</sub> )·······-5 / -3 / 0 °C | | Charge low-temperature accuracy······± 3°C | | Discharge high-temperature (T <sub>DDH</sub> )··············70 / 75 °C | | Discharge high-temperature accuracy······± 5°C | | Discharge high-temperature accuracy±3 C | | | $<sup>^{(1)}</sup>$ V<sub>DET1n</sub>,: n =1, 2, 3, 4, 5 $<sup>^{(2)}</sup>$ $V_{\text{DET}32}$ is not detected when $V_{\text{DET}32}$ is higher than $V_{\text{SHORT}}.$ | • | Each Detection Delay Time | |---|-------------------------------------------------------------------------------| | | Overcharge detection delay time1.0 sec | | | Overdischarge detection delay time settable by external capacitor | | | Discharge overcurrent detection delay time 1/2 settable by external capacitor | | | Charge overcurrent detection delay timeR5650TxxxAx: 256 ms | | | R5650TxxxBx: 8 ms | | | Short-circuit detection delay timeTyp. 500 µs | | • | Selectable 0 V Battery Charging ······Permit / Inhibition | | • | Overcharge Release Condition ·······Voltage release type | | • | Overdischarge Release Condition ·······Voltage release type | | • | 3 to 5 Cells Selectable Battery Protection | | • | Delay Time Shortening Function | | • | Temperature Protection by External NTC Thermistor | | • | Discharging Current Detection for Temperature Protection | | • | Package ·····TSSOP-20 (EIJA: 225 MIL) | ### **APPLICATIONS** ■ Li-lon or Li-Polymer Battery Protection for a power tool and cordless / robot vacuum cleaners. #### **SELECTION GUIDE** Set voltages, Delay times are, and Optional functions can be designated. #### **Selection Guide** | Product Name | Package | Quantity per Reel | Pb Free | Halogen Free | | | |--------------------|----------|-------------------|---------|--------------|--|--| | R5650Txxx\$*-E2-FE | TSSOP-20 | 3,000 pcs | Yes | Yes | | | xxx: Specify the combination of the following set output voltages. Refer to Product Code List for details. V<sub>DET1n</sub><sup>(1)</sup>: 3.6 V to 4.5 V in 5 mV steps $V_{REL1n}^{(1)}$ : $V_{DET1n} - 0.1 \text{ V to } V_{DET1n} - 0.4 \text{ V in 50 mV steps}$ V<sub>DET2n</sub>(1): 2.0 V to 3.2 V in 5 mV steps $V_{REL2n}^{(1)}$ : $V_{DET2n} + 0.0 \text{ V}$ to $V_{DET2n} + 0.7 \text{ V}$ in 100 mV steps (Max. 3.2 V) $V_{\text{DET31}}$ : 0.03 V to 0.10 V in 10 mV steps VDET32: 2 or 2.5 or 3 times VDET31 $V_{SHORT}$ : 0.1 V to 0.6 V in 20 mV steps $V_{DET4}$ : -0.015 V to -0.050 V, in 5 mV steps \$: Specify the charge overcurrent delay time (tydet4). #### **Delay Time Code Table** | Code | t <sub>VDET4</sub> (ms) | |------|-------------------------| | Α | 256 | | В | 8 | \*: Specify the combination of functions. Refer to Function Code Table for details. #### **Function Code Table** Overdischarge Charge **0V Battery** Overcharge Code Detection **Detection** Overcurrent Charging Permit Α Release Release Enable В Release Release Disable Permit С Enable Inhibition Release Release Release Release Disable Inhibition <sup>(1)</sup> $V_{DET1n}$ , $V_{REL1n}$ , $V_{CBDn}$ , $V_{CBRn}$ , $V_{DET2n}$ , $V_{REL2n}$ : n = 1, 2, 3, 4, 5 #### **Product Code List** The product code is determined by the combination of the set output voltages (Overcharge detection/release voltage: V<sub>DET1n</sub>/V<sub>REL1n</sub>, Overdischarge detection/release voltage: V<sub>DET2n</sub>/V<sub>REL2n</sub>, Discharge overcurrent detection voltage1/2: V<sub>DET31</sub>/V<sub>DET32</sub>, Short-circuit detection voltage: V<sub>SHORT</sub>, Charge overcurrent detection voltage: V<sub>DET4</sub>) and the threshold temperatures for the temperature protection (Charge high-temperature: T<sub>DCH</sub>, Charge low-temperature: T<sub>DCL</sub>, Discharge high-temperature: T<sub>DDH</sub>). #### **Product Code Table** | Product Name | Set Voltage (V) | | | | | | | Threshold Temperature(°C) [Release Temperature] | | | | | |----------------------|--------------------|--------------------|-------------|--------------------|--------------------|--------------------|--------|-------------------------------------------------|---------|------------------|------------------|------------------| | | V <sub>DET1n</sub> | $V_{\text{REL1n}}$ | $V_{DET2n}$ | $V_{\text{REL2n}}$ | V <sub>DET31</sub> | V <sub>DET32</sub> | VSHORT | V <sub>DET4</sub> | Vnochgn | T <sub>DCH</sub> | T <sub>DCL</sub> | T <sub>DDH</sub> | | R5650T <b>401</b> AA | 4.250 | 4.150 | 2.700 | 3.000 | 0.070 | 0.140 | 0.240 | -0.050 | | 45 | 0 | 70 | | R5650T <b>401</b> BC | 4.200 | 4.100 | 2.700 | 0.000 | 0.070 | 0.140 | 0.240 | 0.000 | 0.9 | [40] | [5] | [55] | | R5650T <b>402</b> AA | 4.250 | 4.150 | 2.700 | 3.000 | 0.030 | 0.060 | 0.100 | -0.015 | | 45 | -3 | 70 | | R5650T <b>402</b> BC | 1.200 | 1.100 | 2.700 | 0.000 | 0.000 | 0.000 | 0.100 | 0.010 | 0.9 | [40] | [2] | [55] | | R5650T <b>403</b> AA | 4.400 | 4.250 | 2.700 | 3.000 | 0.100 | 0.300 | 0.420 | -0.030 | | 55 | -3 | 70 | | R5650T <b>403</b> BC | 4.400 | 4.200 | 2.700 | 0.000 | 0.100 | 0.000 | 0.420 | 0.000 | 0.9 | [50] | [2] | [55] | | R5650T <b>404</b> BC | 4.250 | 4.150 | 2.700 | 3.000 | 0.030 | 0.060 | 0.100 | -0.015 | 1.3 | 45<br>[40] | -3<br>[2] | 70<br>[55] | | R5650T <b>405</b> AA | 4.350 | 4.150 | 2.700 | 3.000 | 0.050 | 0.100 | 0.200 | -0.040 | _ | 55<br>[50] | -3<br>[2] | 70<br>[55] | | R5650T <b>406</b> AA | 4.175 | 3.975 | 2.700 | 3.000 | 0.050 | 0.100 | 0.200 | -0.040 | _ | 55<br>[50] | -3<br>[2] | 70<br>[55] | | R5650T <b>407</b> BC | 4.170 | 4.050 | 2.700 | 3.000 | 0.030 | 0.060 | 0.100 | -0.015 | 1.3 | 45<br>[40] | -3<br>[2] | 70<br>[55] | | R5650T <b>408</b> BC | 4.225 | 4.100 | 2.700 | 3.000 | 0.080 | 0.160 | 0.240 | -0.015 | 0.9 | 50<br>[45] | 0<br>[5] | 70<br>[55] | | R5650T <b>409</b> AA | 4.220 | 4.120 | 2.700 | 3.000 | 0.070 | 0.140 | 0.240 | -0.015 | _ | 50<br>[45] | 0<br>[5] | 70<br>[55] | | R5650T <b>410</b> AA | 4.250 | 4.200 | 2.800 | 3.000 | 0.100 | 0.200 | 0.400 | -0.015 | _ | 50<br>[45] | -5<br>[0] | 75<br>[60] | | R5650T <b>411</b> AA | 3.900 | 3.800 | 2.300 | 2.700 | 0.070 | 0.140 | 0.240 | -0.035 | | 50<br>[45] | -5<br>[0] | 75<br>[60] | | R5650T <b>412</b> AA | 3.650 | 3.450 | 2.500 | 3.000 | 0.050 | 0.100 | 0.300 | -0.030 | _ | 55<br>[50] | 0<br>[5] | 75<br>[60] | ### **BLOCK DIAGRAM** **R5650T Block Diagram** ### **PIN DESCRIPTIONS** **TSSOP-20 Pin Configuration** | Pin No | Symbol | Pin Description | |--------|--------|---------------------------------------------------------| | 1 | VDD | VDD pin | | 2 | VC1 | Positive terminal pin for CELL1 | | 3 | VC2 | Positive terminal pin for CELL 2 | | 4 | VC3 | Positive terminal pin for CELL 3 | | 5 | VC4 | Positive terminal pin for CELL 4 | | 6 | VC5 | Positive terminal pin for CELL 5 | | 7 | VSS | VSS / Ground pin for the IC | | 8 | SENS | Current sense pin | | 9 | DRAIN | Discharge overcurrent release output pin | | 10 | DOUT | Overdischarge detection output pin, CMOS output | | 11 | COUT | Overcharge detection output pin, Pch. Open-drain output | | 12 | VMP | Charger negative input pin | | 13 | CT1 | Capacitor connection pin for tydet2 setting | | 14 | CT2 | Capacitor connection pin for tydet31 setting | | 15 | CT3 | Capacitor connection pin for tydet32 setting | | 16 | TEP | Temperature protection input pin | | 17 | VRT | Thermistor reference voltage pin | | 18 | VR | Internal VR output pin | | 19 | SEL1 | 2 /4 /F cell celestable pine | | 20 | SEL2 | 3- / 4- / 5-cell selectable pins | #### **ABSOLUTE MAXIMUM RATINGS** #### **Absolute Maximum Ratings** (Ta = 25°C, VSS = 0 V) | Symbol | Item | Rating | Unit | |------------------|---------------------------------|------------------------------------|----------| | $V_{DD}$ | Power Supply Voltage | -0.3 to 30 | V | | V <sub>VC1</sub> | VC1 Pin Input Voltage for CELL1 | $V_{VC2}$ - 0.3 to $V_{VC2}$ + 6.5 | V | | $V_{VC2}$ | VC2 Pin Input Voltage for CELL2 | $V_{VC3}$ - 0.3 to $V_{VC3}$ + 6.5 | V | | $V_{VC3}$ | VC3 Pin Input Voltage for CELL3 | $V_{VC4}$ - 0.3 to $V_{VC4}$ + 6.5 | V | | $V_{VC4}$ | VC4 Pin Input Voltage for CELL4 | $V_{VC5}$ - 0.3 to $V_{VC5}$ + 6.5 | V | | $V_{VC5}$ | VC5 Pin Input Voltage for CELL5 | - 0.3 to + 6.5 | V | | $V_{VMP}$ | VMP Pin Input Voltage | $V_{DD}$ - 30 to $V_{DD}$ + 0.3 | V | | $V_{SEL1}$ | SEL1 Pin Input Voltage | $-0.3$ to $V_{DD} + 0.3$ | V | | $V_{SEL2}$ | SEL2 Pin Input Voltage | $-0.3$ to $V_{DD} + 0.3$ | V | | $V_{SENS}$ | SENS Pin Input Voltage | $V_{DD}$ - 30 to $V_{VR}$ + 0.3 | V | | $V_{CT1}$ | CT1 Pin Input Voltage | $-0.3$ to $V_{VR} + 0.3$ | V | | $V_{CT2}$ | CT2 Pin Input Voltage | $-0.3$ to $V_{VR}$ + 0.3 | V | | $V_{CT3}$ | CT3 Pin Input Voltage | $-0.3$ to $V_{VR} + 0.3$ | V | | V <sub>TEP</sub> | TEP Pin Input Voltage | $-0.3$ to $V_{VR} + 0.3$ | V | | Vcouт | COUT Pin Output Voltage | $V_{DD}$ - 30 to $V_{DD}$ + 0.3 | V | | $V_{DOUT}$ | DOUT Pin Output Voltage | $-0.3$ to $V_{OH2} + 0.3$ | V | | $V_{DRAIN}$ | DRAIN Pin Output Voltage | -0.3 to V <sub>OH3</sub> + 0.3 | V | | $V_{VR}$ | VR Pin Output Voltage | -0.3 to VR + 0.3 | V | | $V_{VRT}$ | VRT Pin Output Voltage | -0.3 to VR + 0.3 | V | | PD | Power Dissipation | Refer to Appendix "Power Diss | ipation" | | Tj | Junction Temperature Range | -40 to 125 | °C | | Tstg | Storage Temperature Range | -55 to 125 | °C | #### **ABSOLUTE MAXIMUM RATINGS** Electronic and mechanical stress momentarily exceeded absolute maximum ratings may cause permanent damage and may degrade the life time and safety for both device and system using the device in the field. The functional operation at or over these absolute maximum ratings is not assured. #### RECOMMENDED OPERATING CONDITION | Symbol | Item | Rating | Unit | |-----------------|-----------------------------|-------------|------| | V <sub>DD</sub> | Operating Input Voltage | 4.0 to 25.0 | V | | Ta | Operating Temperature Range | −40 to 85 | °C | #### **RECOMMENDED OPERATING CONDITIONS** All of electronic equipment should be designed that the mounted semiconductor devices operate within the recommended operating conditions. The semiconductor devices cannot operate normally over the recommended operating conditions, even if they are used over such conditions by momentary electronic noise or surge. And the semiconductor devices may receive serious damage when they continue to operate over the recommended operating conditions. #### **ELECTRICAL CHARACTERISTICS** $V_{CELLn}$ n = 1, 2, 3, 4, 5 (Ex. $V_{CELL1}$ is a voltage difference between VC1 and VC2), unless otherwise noted. #### **R5650T Electrical Characteristics** (<u>Ta = 25°C</u>) | Cumbal | Dovernotor | Conditions Ratings Min. Typ. Max. | | Conditions Ratings | | | 115:4 | Circuit | |--------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------|------------------------------|---------------------------------------------------------------|-------|---------| | Symbol | Parameter | | | Min. | | Max. | Unit | (1) | | V <sub>DET1n</sub> | CELLn overcharge detection voltage | at rising edge of supply | V <sub>DET1n</sub> -0.025 | V <sub>DET1n</sub> | V <sub>DET1n</sub><br>+0.025 | V | Α | | | V <sub>REL1n</sub> | CELLn overcharge release voltage | at falling edge of supply voltage | У | V <sub>REL1n</sub> -0.050 | V <sub>REL1n</sub> | V <sub>REL1n</sub><br>+0.050 | V | Α | | t∨DET1 | Overcharge detection delay time | $\begin{split} V_{DD} &= V_{VC1}, \\ V_{CELLn} &= 3.4 \text{ V (n = 2, 3)} \\ V_{CELL1} &= 3.4 \text{ V} \rightarrow V_{DET1}, \end{split}$ | | 0.7 | 1.0 | 1.3 | s | В | | tvrel1 | Overcharge release delay time | $V_{DD} = V_{VC1},$<br>$V_{CELLn} = 3.4 \text{ V (n = 2, 3)}$<br>$V_{CELL1} = V_{DET1n} + 0.2 \text{ V}$ | , 4, 5) | 11 | 16 | 21 | ms | В | | $V_{DET2n}$ | CELLn overdischarge detection voltage | Detect falling edge of s voltage | upply | V <sub>DET2n</sub> -0.050 | V <sub>DET2n</sub> | V <sub>DET2n</sub><br>+0.050 | V | С | | V <sub>REL2n</sub> | CELLn overdischarge release voltage | Detect rising edge of so voltage | upply | V <sub>REL2n</sub> -0.050 | V <sub>REL2n</sub> | V <sub>REL2n</sub><br>+0.050 | V | С | | I <sub>CT1</sub> | CT1 pin charge current | $V_{DD} = V_{VC1},$<br>$V_{CELLn} = 3.4 \text{ V } (n = 2, 3 \text{ V})$<br>$V_{CELL1} = 3.4 \text{ V} \rightarrow 1.5 \text{ V}$ | , 4, 5) | 350 | 500 | 650 | nA | D | | V <sub>DCT1</sub> | CT1 pin detection voltage | $V_{DD} = V_{VC1},$ $V_{CELLn} = 3.4 \text{ V (n = 2, 3)}$ $V_{CELL1} = 1.5 \text{ V}$ | , 4, 5) | 1.44 | 1.80 | 2.16 | V | E | | tvdet2 | Overdischarge detection delay time | $t_{VDET2} = C_{CT1} \times V_{DCT1} / I_{C}$<br>$C_{CT1} = 33 \text{ nF}$ | CT1, | 83 | 119 | 155 | ms | - | | tvrel2 | Overdischarge release delay time | $V_{DD} = V_{VC1}, V_{CELLn} = 3.4$<br>(n = 2, 3, 4, 5)<br>$V_{CELL1} = 1.5 \text{ V} \rightarrow 3.4 \text{ V}$ | 1 V | 0.7 | 1.1 | 1.7 | ms | F | | V <sub>DET31</sub> | Discharge overcurrent detection voltage1 | $V_{DD} = V_{VC1},$<br>$V_{CELLn} = 3.4 \text{ V}$<br>$V_{MP} = 4.0 \text{ V, at rising}$<br>edge of SENS | V <sub>DET31</sub> < 0.05 V <sub>DET31</sub> ≥ 0.05 | V <sub>DET31</sub><br>-0.005<br>V <sub>DET31</sub><br>-10% | V <sub>DET31</sub> | V <sub>DET31</sub><br>+0.005<br>V <sub>DET31</sub><br>+10% | V | G | | V <sub>DET32</sub> | Discharge overcurrent detection voltage2 | $V_{DD} = V_{VC1},$ $V_{CELLn} = 3.4V$ $V_{VMP} = 4.0 \text{ V, at rising}$ edge of SENS | V <sub>DET32</sub> < 0.1<br>V <sub>DET32</sub> ≥ 0.1 | V <sub>DET32</sub><br>-0.0125<br>V <sub>DET32</sub><br>-12.5% | V <sub>DET32</sub> | V <sub>DET32</sub><br>+0.0125<br>V <sub>DET32</sub><br>+12.5% | V | Н | | V <sub>REL3</sub> | Discharge overcurrent release voltage | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4<br>V <sub>SENS</sub> = 0 V,<br>at falling edge of VMP | 0.8 | 1.0 | 1.2 | V | G | | | I <sub>CT2</sub> | CT2 pin charge current | $V_{DD} = V_{VC1}, V_{CELLn} = 3.4$<br>$V_{SENS} = 0 \text{ V} \rightarrow V_{DET31} + 0.4$ | | 350 | 500 | 650 | nA | Н | 110 <sup>(1)</sup> Refer to TEST CIRCUITS for detail information. $V_{\text{CELLn}}$ n = 1, 2, 3, 4, 5 (Ex. $V_{\text{CELL1}}$ is a voltage difference between VC1 and VC2), unless otherwise noted. #### R5650T Electrical Characteristics (continued) $(Ta = 25^{\circ}C)$ | | _ , | 0 1111 | | | Ratings | | Circuit | | |--------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------|-------------------|----------------------------------------------------------|---------|---| | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | (1) | | | V <sub>DCT2</sub> | CT2 pin charge detection voltage | $\begin{split} V_{DD} &= V_{VC1}, \\ V_{CELLn} &= 3.4 \text{ V (n = 2, 3, } \\ V_{SENS} &= V_{DET31} + 0.02 \text{ V} \\ V_{MP} &= 4.0 \text{ V} \end{split}$ | 4, 5) | 1.20 | 1.50 | 1.80 | V | I | | Істз | CT3 pin charge current | $V_{DD} = V_{VC1}$ , $V_{CELLn} = 3.4$<br>$V_{SENS} = 0 V \rightarrow V_{DET31} + 0$ | | 2.0 | 3.0 | 4.0 | μΑ | J | | V <sub>DCТ3</sub> | CT3 pin charge detection voltage | V <sub>DD</sub> = V <sub>VC1</sub> ,<br>V <sub>CELLn</sub> = 3.4 V (n = 2, 3,<br>V <sub>SENS</sub> = V <sub>DET32</sub> + 0.02 V,<br>V <sub>MP</sub> = 4.0 V | | 1.20 | 1.50 | 1.80 | V | K | | tvdet31 | Discharge overcurrent delay time1 | tvdet31 = Cct2 ×Vdct2 / Ic<br>Cct2 = 3.3 nF | T2 | 6.9 | 9.9 | 12.9 | ms | - | | tvdet32 | Discharge overcurrent delay time2 | tvDET32 = Сст3 ×VDСТ3 / Ic<br>Сст3 = 3.3 nF | CT3 | 1.15 | 1.65 | 2.15 | ms | - | | t <sub>VREL3</sub> | Discharge overcurrent release delay time | $V_{DD} = V_{VC1}, V_{CELLn} = 3.4$<br>$V_{SENS} = V_{SS},$<br>$V_{MP} = 4.0 \text{ V} \rightarrow \text{VSS}$ | V | 0.7 | 1.1 | 1.7 | ms | I | | V <sub>SHORT</sub> | Short protection voltage | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4<br>V <sub>MP</sub> = 4.0 V,<br>at rising edge of SENS | V, | V <sub>SHORT</sub> ×0.8 | VSHORT | V <sub>SHORT</sub> ×1.2 | V | L | | tshort | Short protection delay time | $V_{DD} = V_{VC1}, V_{CELLn} = 3.4$<br>$V_{SENS} = 0 \text{ V} \rightarrow 2.0 \text{ V},$<br>VMP = 4.0 V | V | 350 | 500 | 650 | μs | L | | V <sub>DET4</sub> | Charge overcurrent detection voltage4 | $V_{DD} = V_{VC1},$ $V_{CELLn} = 3.4 \text{ V},$ $V_{MP} = -1.0 \text{ V}, \text{ at falling}$ edge of SENS | V <sub>DET4</sub> ≥ -0.025<br>V <sub>DET4</sub> < -0.025 | V <sub>DET4</sub> -0.005 V <sub>DET4</sub> -20% | V <sub>DET4</sub> | V <sub>DET4</sub><br>+0.005<br>V <sub>DET4</sub><br>+20% | V | М | | V <sub>REL4</sub> | Charge overcurrent release voltage | $V_{DD} = V_{VC1}$ , $V_{CELLn} = 3.4$ at rising edge of VMP | V, | 0.05 | 0.1 | 0.15 | ٧ | М | | t <sub>VDET4</sub> | Charge overcurrent delay time | $V_{DD} = V_{VC1}$ , $V_{CELLn} = 3.4$<br>$V_{SENS} = 0 V \rightarrow -1.0 V$ | V, | t∨DET4<br>-37.5% | tvdet4 | t∨DET4<br>+37.5% | ms | М | | tvrel4 | Charge overcurrent release delay time | $V_{DD} = V_{VC1}$ , $V_{CELLn} = 3.4$<br>$V_{SENS} = V_{SS}$ ,<br>$V_{MP} = -1.0 \text{ V} \rightarrow 1.0 \text{ V}$ | V, | 0.7 | 1.1 | 1.7 | ms | М | | V <sub>IH1</sub> | SEL1 pin input voltage, high | $V_{DD} = V_{VC1}, V_{CELLn} = 3.4$ | V | V <sub>DD</sub><br>- 0.3 V | | V <sub>DD</sub><br>+ 0.3 V | V | N | | V <sub>IM1</sub> | SEL1 pin input voltage, middle | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4 | V | 4.0 | | V <sub>DD</sub> /2<br>- 0.5 V | V | N | | V <sub>IL1</sub> | SEL1 pin input voltage, low | $V_{DD} = V_{VC1}, V_{CELLn} = 3.4$ | V | V <sub>SS</sub><br>- 0.3 V | | V <sub>SS</sub><br>+ 0.3 V | ٧ | N | <sup>(1)</sup> Refer to TEST CIRCUITS for detail information. $V_{\text{CELLn}}$ n = 1, 2, 3, 4, 5 (Ex. $V_{\text{CELL1}}$ is a voltage difference between VC1 and VC2), unless otherwise noted. #### **R5650T Electrical Characteristics (continued)** $(Ta = 25^{\circ}C)$ | 1130301 1 | Liecti icai Cilai acteristics (c | ontinaca) | | | | | <u> </u> | |-------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------|-------------------------------|------|-------------| | Symbol | Parameter | Conditions | | Ratings | | Unit | Circuit (1) | | V <sub>IH2</sub> | SEL2 pin input voltage, high | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4 V | V <sub>DD</sub><br>- 0.3 V | | V <sub>DD</sub><br>+ 0.3 V | V | 0 | | V <sub>IM2</sub> | SEL2 pin input voltage, middle | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4 V | 4.0 | | V <sub>DD</sub> /2<br>- 0.5 V | V | 0 | | V <sub>IL2</sub> | SEL2 pin input voltage, low | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4 V | V <sub>SS</sub><br>- 0.3 V | | V <sub>SS</sub><br>+ 0.3 V | V | 0 | | V <sub>OL2</sub> | DOUT pin Nch. ON voltage | $I_{OL} = 50 \mu A$ , $V_{DD} = V_{VC1}$ , $V_{CELLn} = 3.4 V$ | | 0.02 | 0.10 | V | Р | | V <sub>OL3</sub> | DRAIN pin Nch. ON voltage | $I_{OL}$ = 50 $\mu$ A, $V_{DD}$ = $V_{VC1}$ , $V_{CELLn}$ = 3.4 $V$ | | 0.04 | 0.20 | V | Q | | V <sub>OH1</sub> | COUT pin Pch. ON voltage | $I_{OH}$ = -50 $\mu$ A, $V_{DD}$ = $V_{VC1}$ , $V_{CELLn}$ = 3.4 $V$ | V <sub>DD</sub><br>- 0.5 V | V <sub>DD</sub> - 0.1 V | | V | R | | V <sub>VR12</sub> | VR12V output voltage | I <sub>OH</sub> = -5 μA, V <sub>DD</sub> = V <sub>VC1</sub> ,<br>V <sub>CELLn</sub> = 3.4 V<br>Measured to draw the current<br>through D <sub>OUT</sub> | 9.5 | 12 | 14 | ٧ | S | | V <sub>OH2</sub> | DOUT pin Pch ON voltage <sup>(2)</sup> | $I_{OH}$ = -50 $\mu$ A, $V_{DD}$ = $V_{VC1}$ , $V_{CELLn}$ = 3.4 $V$ | V <sub>VR12</sub><br>- 0.5 V | V <sub>VR12</sub> - 0.1 V | | V | Ø | | V <sub>OH3</sub> | DRAIN pin Pch. ON voltage <sup>(2)</sup> | $\label{eq:loher_lower} \begin{split} I_{OH} &= -50~\mu\text{A},~V_{DD} = V_{VC1},\\ V_{CELLn} &= 3.4~V\\ V_{SENS} &= V_{MP} = 4.0~V \end{split}$ | V <sub>VR12</sub><br>- 0.5 V | V <sub>VR12</sub> - 0.1 V | | V | Т | | Ісоит | COUT pin off-leakage current | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4 V,<br>C <sub>OUT</sub> = -13 V | -0.1 | | | μΑ | U | | $V_{VR}$ | VR pin output voltage | $V_{DD} = V_{VC1}$ , $V_{CELLn} = 3.4 \text{ V}$ | 3.5 | 3.6 | 3.7 | V | V | | V <sub>VRT</sub> | VRT pin output voltage | $V_{DD} = V_{VC1}$ , $V_{CELLn} = 3.4 \text{ V}$<br>$I_{VRT} = -80\mu\text{A}$ | 3.47 | 3.57 | 3.67 | ٧ | W | | Тосн | Detection temperature for charge high-temperature | V <sub>DD</sub> = V <sub>C1</sub> , V <sub>CELLn</sub> = 3.4 V | Т <sub>DCH</sub><br>-5 | Тосн | Т <sub>DCH</sub><br>+5 | °C | Х | | T <sub>RCH</sub> | Release temperature for charge high-temperature | $V_{DD} = V_{C1}, V_{CELLn} = 3.4 \text{ V}$ | T <sub>DCH</sub> -10 | Т <sub>DCН</sub><br>-5 | T <sub>DCH</sub> | °C | Х | | tоснт | Detection delay time for charge high-temperature | $V_{DD} = V_{C1}, V_{CELLn} = 3.4 \text{ V},$<br>$V_{TEP} = 0.9 \text{ V} \rightarrow 0.3 \text{ V}$ | 42 | 60 | 78 | ms | Х | | t <sub>RCHT</sub> | Release delay time for charge high-temperature | $V_{DD} = V_{C1}$ , $V_{CELLn} = 3.4 \text{ V}$ , $V_{TEP} = 0.3 \text{ V} \rightarrow 0.9 \text{ V}$ | 42 | 60 | 78 | ms | Х | <sup>(1)</sup> Refer to TEST CIRCUITS for detail information. $<sup>^{(2)}</sup>$ If the VDD pin voltage becomes lower than the output of the regulator, the output voltage (DOUT, DRAIN) becomes almost equal to $V_{DD}$ . $V_{\text{CELLn}}$ n = 1, 2, 3, 4, 5 (Ex. $V_{\text{CELL1}}$ is a voltage difference between VC1 and VC2), unless otherwise noted. ### **R5650T Electrical Characteristics (continued)** (Ta = 25°C) | Symbol | Parameter | Conditions | Ratings | | | Unit | Circuit | |-------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|------|---------| | T <sub>DCL</sub> | Detection temperature for charge low-temperature | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4 V | T <sub>DCL</sub> | T <sub>DCL</sub> | T <sub>DCL</sub><br>+3 | °C | Х | | T <sub>RCL</sub> | Release temperature for charge low-temperature | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4 V | T <sub>DCL</sub><br>+2 | T <sub>DCL</sub><br>+5 | T <sub>DCL</sub> +8 | °C | Х | | t <sub>DCLT</sub> | Detection delay time for charge low-temperature | $V_{DD} = V_{VC1}, V_{CELLn} = 3.4 \text{ V},$<br>$V_{TEP} = 0.9 \text{ V} \rightarrow 3.5 \text{ V}$ | 42 | 60 | 78 | ms | X | | t <sub>RCLT</sub> | Release delay time for charge low-temperature | $V_{DD} = V_{VC1}, V_{CELLn} = 3.4 \text{ V},$<br>$V_{TEP} = 3.5 \text{ V} \rightarrow 0.9 \text{ V}$ | 42 | 60 | 78 | ms | Х | | Торн | Detection temperature for discharge high-temperature | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4 V | Т <sub>DDH</sub><br>-5 | $T_DDH$ | Т <sub>DDH</sub><br>+5 | °C | Х | | T <sub>RDH</sub> | Release temperature for discharge high-temperature | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4 V | Т <sub>DDH</sub><br>-20 | Т <sub>DDH</sub><br>-15 | Т <sub>DDH</sub><br>-10 | ů | Х | | <b>t</b> DDHT | Detection delay time for discharge high-temperature | $V_{DD} = V_{VC1}, V_{CELLn} = 3.4 \text{ V},$ $V_{TEP} = 0.9 \text{ V} \rightarrow 0 \text{ V}$ | 42 | 60 | 78 | ms | Х | | tпр | Release delay time for discharge high-temperature | $V_{DD} = V_{VC1}, V_{CELLn} = 3.4 \text{ V},$ $V_{TEP} = 0 \text{ V} \rightarrow 0.9 \text{ V}$ | 42 | 60 | 78 | ms | Х | | t∨⊤⊤ | Temperature scanning cycle | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.4 V | 0.7 | 1 | 1.3 | S | Υ | | V <sub>DSG</sub> | Discharge state detection voltage | (V <sub>MP</sub> – V <sub>SS</sub> )<br>Detect rising edge of VMP | 5 | 10 | 15 | mV | а | | VNOCHGn | 0V battery charge inhibition voltage | V <sub>DD</sub> = V <sub>VC1</sub> , V <sub>CELLn</sub> = 3.2 V | VNOCHGn<br>-0.2 | V <sub>NOCHGn</sub> | VNOCHGn<br>+0.2 | V | Α | | I <sub>SS1</sub> | Supply current 1 | V <sub>DD</sub> = V <sub>VC1</sub> , C <sub>OUT</sub> = OPEN<br>V <sub>CELLn</sub> = V <sub>DET1</sub> n - 0.4 V | | 12 | 25 | μΑ | Z | | I <sub>SS2</sub> | Supply current 2 | $V_{DD} = V_{VC1}, C_{OUT} = OPEN$<br>$V_{CELLn} = 1.5 V$ | | 5 | 9 | μΑ | Z | | V <sub>STB</sub> | Standby mode threshold voltage | V <sub>DD</sub> = V <sub>VC1</sub> = 1.5 V,<br>V <sub>CELLn</sub> = 3.4 V (n = 2, 3, 4, 5),<br>Detect rising edge of VMP | 0.9 | 1.13 | 1.35 | ٧ | G | <sup>(1)</sup> Refer to TEST CIRCUITS for detail information. #### **TEST CIRCUITS** #### THEORY OF OPERATION **Overcharge Detector: VD1n (n = 1, 2, 3, 4, 5)** During charging, the R5650T supervises the CELL1 voltage (V<sub>CELL1</sub>) between VC1 and VC2 pins, the CELL2 voltage (V<sub>CELL2</sub>) between VC2 and VC3 pins, the CELL3 voltage (V<sub>CELL3</sub>) between VC3 and VC4 pins, the CELL4 voltage (V<sub>CELL4</sub>) between VC4 and VC5 pins, and the CELL5 voltage (V<sub>CELL5</sub>) between VC5 and VSS pins. If at least one of the cells' voltage becomes more than the overcharge detection voltage (V<sub>DET1n</sub>), the overcharge is detected, and COUT pin connected to an external pull-down resistor becomes "Hi-z", and it makes the external FET turn off. Then, the charging stops. After detecting the overcharge, when the VMP pin input voltage (V<sub>VMP</sub>) becomes higher than the charge overcurrent release voltage (V<sub>REL4</sub>) by taking off the charger and connecting a load, all the cell voltage become lower than V<sub>DET1n</sub>, then COUT pin becomes "High", and then the charging is available. Likewise, when V<sub>VMP</sub> becomes lower than V<sub>REL4</sub> and all the cell voltage become lower than V<sub>REL1n</sub>, COUT pin becomes "High" and then the charging is available. The device has internal fixed delay times for overcharge detection and overcharge release. When the delay time passes while any one of cell voltages (V<sub>CELLn</sub>) is more than V<sub>DET1n</sub>, the overcharge is detected. However, all cell voltage (V<sub>CELLn</sub>) becomes lower than V<sub>DET1n</sub> within the overcharge detection delay time (t<sub>VDET1</sub>), the overcharge is not detected. Besides, if the release conditions does not hold within the overcharge release delay time (tvREL1) even though the release conditions holds once after detecting the overcharge, the device cannot release from the overcharge. Since COUT pin is a Pch. open-drain type, a "High" level of COUT pin is as same potential as the VDD pin voltage (V<sub>DD</sub>). #### Overdischarge Detector: VD2n (n = 1, 2, 3, 4, 5) During discharging, the R5650T supervises V<sub>CELL1</sub>, V<sub>CELL2</sub>, V<sub>CELL3</sub>, V<sub>CELL4</sub>, and V<sub>CELL5</sub> as same as charging. If at least one of the cell voltages becomes less than the overdischarge detection voltage (V<sub>DET2n</sub>), the overdischarge is detected, and DOUT pin becomes "Low". Then, the external FET is turned off and the discharging stops. The overdischarge detection is released even if the charger is not connected when the all cell voltage (V<sub>CELLn</sub>) becomes higher than V<sub>REL2n</sub>, and then DOUT pin becomes "High". The overdischarge detection delay time ( $t_{VDET2}$ ) is settable by the external capacitor ( $C_{CT1}$ ) connected to CT1 pin. When the delay time passes while any one of cell voltages ( $V_{CELLn}$ ) is lower than $V_{DET2n}$ , the overdischarge is detected. However, all cell voltage ( $V_{CELLn}$ ) becomes higher than $V_{DET2n}$ within $t_{VDET2}$ , the overdischarge is not detected. The overdischarge release delay time ( $t_{VREL2}$ ) is fixed internally. After detecting the overdischarge, the device stops unnecessary circuits to reduce the supply current to a minimum when VMP pin becomes "High". DOUT pin, which is a CMOS output, outputs the internal regulator's voltage (about 12 V) when "High" level and outputs the VSS pin voltage (Vss) when "Low" level. #### Discharge Overcurrent Detector: VD3 (n = 1, 2), Short-circuit Protector During charging and discharging, the R5650T supervises SENS pin voltage (V<sub>SENS</sub>). The discharge overcurrent is detected when V<sub>SENS</sub> becomes in between the discharge overcurrent detection voltage (V<sub>DET3n</sub>) and the short-circuit detection voltage (V<sub>SHORT</sub>) owing to a large load, and the short-circuit is detected when V<sub>SENS</sub> becomes more than V<sub>SHORT</sub>. Then, to prevent from flowing large current to circuits, DOUT pin is set to "Low" and the external FET is turned OFF. The device has two detection voltages ( $V_{DET31}$ , $V_{DET32}$ ) to detect the discharge overcurrent. Each detection voltages ( $V_{DET31}$ , $V_{DET32}$ ) has the delay time each other. The discharge overcurrent detection delay time 2 ( $t_{VDET32}$ ) is set to be shorter than the discharge overcurrent detection delay time 1 ( $t_{VDET31}$ ). The discharge overcurrent detection delay time 1 (tvDET31) are settable by the external capacitor (CCT2) connected to CT2 pin. Likewise, the discharge overcurrent detection delay time2 (tvDET32) is settable by the CCT3 connected to CT3 pin. When Vsens becomes lower than VDET3n within the delay time, the discharge overcurrent is not detected. The discharge overcurrent release delay time (tvReL3) and the short-circuit detection delay time (tshort) are fixed internally. An external resistor for discharge overcurrent release must be mounted among each drain of the external FETs connected to DRAIN, COUT, and DOUT pins. After detecting the discharge overcurrent or the short-circuit, the external FET connected to DRAIN pin is turned ON, and the resistor for overcurrent release is connected to VSS. When a load is removed after detecting the discharge overcurrent or the short-circuit, the VMP pin voltage $(V_{VMP})$ is pulled-down to VSS via the resistor for the overcurrent release, and $V_{VMP}$ becomes less than $V_{REL3}$ . After a certain delay time, the discharge overcurrent detection state or the short-circuit protection state is released. When the discharge overcurrent detection is released, the external FET connected to DRAIN pin is turned OFF, and the resistor for the overcurrent release is disconnected from VSS. #### **Charge Overcurrent Detector: VD4** During charging or discharging, the R5650T supervises the SENS pin voltage (V<sub>SENS</sub>). When an inappropriate current flows by an inappropriate charger, V<sub>SENS</sub> becomes less than the charge overcurrent detection voltage, and the charge overcurrent is detected. And, COUT pin with the external pull-down resistor becomes "Hi-z". Tuning OFF the external FET can prevent from flowing large current to circuits. When SENS pin voltage ( $V_{SENS}$ ) becomes higher than $V_{DET4}$ within the delay time, the charge overcurrent is not detected. The output delay times for charge overcurrent detection and charge overcurrent release are fixed internally. The VMP pin voltage ( $V_{VMP}$ ) becomes higher than the charge overcurrent release voltage ( $V_{REL4}$ ) when a load is connected after disconnecting the charger, and the charge overcurrent is released after passing the charge overcurrent release delay time ( $t_{VREL4}$ ). #### Standby Mode After the overdischarge protection, the R5650T shifts from normal mode to standby mode when VMP pin voltage (V<sub>VMP</sub>) is more than V<sub>STB</sub>. In standby mode, some unnecessary circuits stop to reduce the supply current to a minimum. This device can return from standby mode to normal mode when V<sub>VMP</sub> is lower than V<sub>STB</sub> by connecting a charger. #### Operating Mode Switch by SEL1 and SEL2 Pins SEL1 and SEL2 pins are switching-control pins to select among 3- / 4- / 5-cell protection. When using for the 4-cell protection, connecting SEL1 pin to VSS and the SEL2 pin to VDD is required to stop the 5th cell protection circuit and shut signals. The overdischarge is not detected when VC5 pin is shortened to VSS. When using for the 3-cell protection, likewise, connecting SEL1 pin to VDD and SEL2 pin to VSS is required to stop the 5th and 4th cells protection circuits and shut signals. The overdischarge is not detected when VC4 and VC5 pins are shortened to VSS. SEL1 / SEL2 pin must be fixed to VDD / VSS when using the 3- / 4- / 5cell protection. Setting SEL1 and SEL2 pins can select disabling/enabling the shorten mode 1 (approx. 1/70) or the shorten mode 2 (tvDET1:approx. 4ms). Refer to the following table for details of the operating mode. #### **Operating Modes** | Input Voltage <sup>(1)</sup> | | Operation Mode | | |------------------------------|----------|----------------------------------------------------|--| | SEL1 Pin | SEL2 Pin | Operation Mode | | | High | High | 5-cell protection mode | | | Low | High | 4-cell protection mode | | | High | Low | 3-cell protection mode | | | Low | Low | Delay time shortening mode 2 for 5-cell protection | | | Low | Middle | Prohibition of use <sup>(2)</sup> | | | Middle | Low | Prohibition of use <sup>(2)</sup> | | | Middle | Middle | Delay time shortening mode 1 for 5-cell protection | | | Middle | High | Delay time shortening mode 1 for 4-cell protection | | | High | Middle | Delay time shortening mode 1 for 3-cell protection | | (2) Reserved for Ricoh's test mode <sup>(1) &</sup>quot;High": VDD level, "Middle": (VDD/2-0.5) V to (VDD-3) V, "Low": VSS level #### Delay Time Setting By CT1, CT2, and CT3 Pins CT1, CT2, and CT3 pins are used for setting each delay time of the overdischarge detection ( $t_{VDET2}$ ), the discharge overcurrent detection 1 ( $t_{VDET31}$ ) and the discharge overcurrent2 ( $t_{VDET32}$ ) by connecting external capacitors $C_{CTX}$ . Each of $t_{VDET2}$ , $t_{VDET31}$ , and $t_{VDET32}$ be calculated by the equation of $CV = i\Delta t$ . (1) tydet2 setting by external capacitor CCT1 $$t_{VDET2} = C_{CT1} (nF) \times V_{DCT1} / I_{CT1}$$ For example, if $C_{CT1} = 33 \text{ nF}$ , VDCT1 = 1.80 V, and $I_{CT1} = 500 \text{ nA}$ , $t_{VDET2} = 118.8 \text{ ms}$ . (2) tydet31 setting by external capacitor CCT2 $$t_{\text{VDET31}} = C_{\text{CT2}} \left( nF \right) \times V_{\text{DCT2}} / I_{\text{CT2}}$$ For example, if $C_{CT2} = 3.3 \text{ nF}$ , $V_{DCT2} = 1.50 \text{ V}$ , and $I_{CT2} = 500 \text{ nA}$ , $I_{VDET31} = 9.9 \text{ ms}$ . (3) tydet32 setting by external capacitor Cct3 $$t_{VDET32} = C_{CT3} (nF) \times V_{DCT3} / I_{CT3}$$ For example, if $C_{CT3}=3.3$ nF, $V_{DCT3}=1.50$ V, and $I_{CT3}=3$ $\mu A$ , $t_{VDET32}=1.65$ ms. #### **Temperature Protection by External NTC** The R5650T has three temperature detectors to protect the charge high temperature, the charge low temperature, and the discharge high temperature. VRT and TEP pins are used to supervise the temperature. VRT pin supplies a voltage divided between external series resistors of R<sub>TEP</sub> and NTC to TEP pin. The temperature is supervised only for 10 ms in the 1 s period to reduce supply current between R<sub>TEP</sub> and NTC. The discharge high temperature is detected when the supervised temperature is greater than T<sub>DDH</sub> in discharge state, and DOUT pin becomes "Low" to stop the discharge current. After that, the discharge high temperature is released when the supervised temperature is lower than T<sub>RDH</sub>, and DOUT pin becomes "High" to permit discharging. The charge high temperature is detected when the supervised temperature is greater than T<sub>DCH</sub> in non-discharge state, and COUT pin becomes "Hi-Z" to stop the charge current. After that, the charge high temperature is released when the supervised temperature is lower than T<sub>RCH</sub>, and COUT pin becomes "High" to permit charging. The charge low temperature is detected when the supervised temperature is lower than T<sub>DCL</sub> in non-discharge state, and COUT pin becomes "Hi-Z" to stop the charge current. After that, the charge low temperature is released when the supervised temperature is greater than T<sub>RCL</sub>, and COUT pin becomes "High" to permit charging. VMP pin supervises the discharge current by its input voltage. After detecting the charge high / low temperature, these protected states are released immediately when VMP pin voltage ( $V_{VMP}$ ) becomes higher than $V_{DSG}$ . The device has internal fixed delay times for temperature protection. For example, in the case of detecting the discharge high temperature, the internal timer counts 64 ms until the discharge high temperature is detected. Detecting and releasing at other temperatures also are set at the same delay time. Since VRT pin supplies a voltage source for the voltage divider. In standby mode, the temperature protection does not work. Reference resistance values for R<sub>TEP</sub> and NTC (1) • R<sub>TEP</sub>: 33 k $\Omega$ ±1% • NTC : 10 k $\Omega$ ±1% (Ta = 25°C, B-value(B<sub>25/85</sub>) = 3435K ±1% #### COUT and DOUT settings for temperature protection | State | Pin | to 0°C (T <sub>DCL</sub> ) | 0°С (T <sub>DCL</sub> )<br>to 45°С (T <sub>DCH</sub> ) | 45°С (Т <sub>DCH</sub> )<br>to 70°С (Т <sub>DDH</sub> ) | 70°С (Т <sub>DDH</sub> )<br>and more | |-------------|------|----------------------------|--------------------------------------------------------|---------------------------------------------------------|--------------------------------------| | Charge | COUT | Hi-z | High | Hi-z | Hi-z | | | DOUT | High | High | High | Low | | Discharge - | COUT | High | | | Hi-z | | | DOUT | | Low | | | <sup>(1)</sup> Refer to Technical Notes on External Components for recommended parts. #### 0 V Battery Charging [R5650TxxxxA/B Only] Charging to each cell is enabled when COUT pin is "High" even if the voltage of one or more cells is 0 V. Since COUT pin is impossible to maintain the "High" output when the power supply voltage ( $V_{DD}$ ) becomes lower than 2.5 V, $V_{DD}$ of 2.5 V or more must be provided to charge cells. The below reference circuit indicates the charge control FET and its surrounding circuits. The input voltage of FET gate is the divided voltage between COUT and Charger Minus, $V_{DIV}$ . So, it is necessary to satisfy following condition to turn on the FET when its threshold voltage is defined as $V_{TH}$ . $$V_{DIV} = (V_{COUT} - V_{CHGM}) X R_{CO2} / (R_{CO1} + R_{CO2}) > V_{TH}$$ #### 0 V Battery Detector: VNOCHG-n (n = 1, 2, 3, 4, 5) [R5650TxxxxC/D Only] Since the device detects a charge inhibition voltage for each cells, if either of cell voltages is lower than the charge inhibition voltage, the charge inhibition is detected with the charger being connected to the battery pack. After detecting, COUT pin becomes "Hi-z", and charging stops. ### **Timing Charts** #### **Overcharge Voltage and Charge Overcurrent** **Timing Diagram for Overcharge Voltage and Charge Overcurrent** #### Overdischarge, Discharge Overcurrent 1/2, and Short-circuit Detection Timing Diagram for Overdischarge, Discharge Overcurrent, and Short-circuit #### **Temperature Detection** **Timing Diagram for Temperature Detection** #### **APPLICATION INFORMATION** #### **Typical Application Circuits** The discharge current flows through a parasitic diode of its FET when the FET connected to COUT pin is turned OFF and a load is connected between Pack+ and Pack-. And, the charge current flows through the parasitic diode of its FET when the FET connected to DOUT pin is turned OFF and a charger is connected between Pack+ and Pack-. Thus, the FETs must be enough to flow the current. **Typical Application Circuit for 5-cell Protection** Typical Application Circuit for 5-cell Protection with Diode (D<sub>VSS</sub>) If <Battery- to Board-> line resistance is large, the discharge overcurrent causes a voltage difference between Battery- and VSS. Since $V_{DET31}$ , $V_{DET32}$ , and $V_{SHORT}$ become smaller than normal values owing to the difference value, please take notice to <Battery- to Board-> line resistance. **Typical Application Circuit for 4-cell Protection** **Typical Application Circuit for 3-cell Protection** #### **External Components Selection Guide** | Symbol | Value (Typ.) | Range | Unit | Remarks <sup>(1)</sup> | |-------------------|--------------|-------------|------|------------------------------------------------------------------------------------------| | RVDDX | 330 | 330 to 1000 | Ω | Refer to Technical Note [1]. | | R <sub>VC1X</sub> | 330 | 330 to 1000 | Ω | | | R <sub>VC2X</sub> | 330 | 330 to 1000 | Ω | | | Rvcзx | 330 | 330 to 1000 | Ω | Refer to Technical Note [2]. | | R <sub>VC4X</sub> | 330 | 330 to 1000 | Ω | | | R <sub>VC5X</sub> | 330 | 330 to 1000 | Ω | | | R <sub>SENS</sub> | 100 | 1 or more | mΩ | Depending on set value for overcurrent | | R <sub>SE</sub> | 1 | 1 to 10 | kΩ | Refer to Technical Note [3]. | | RDRAIN | 75 | Note [4] | kΩ | | | R <sub>CO1</sub> | 1 | Note [4] | МΩ | Refer to Technical Note [4]. | | R <sub>CO2</sub> | 2 | Note [4] | МΩ | | | R <sub>VMP</sub> | 0.01 | 0.01 to 10 | МΩ | | | $C_{VDDX}$ | 1 | 0.1 to 1 | μF | Refer to Technical Note [1]. | | C <sub>VC1X</sub> | 0.1 | 0.1 | μF | | | C <sub>VC2X</sub> | 0.1 | 0.1 | μF | | | C <sub>VC3X</sub> | 0.1 | 0.1 | μF | Refer to Technical Note [2]. | | C <sub>VC4X</sub> | 0.1 | 0.1 | μF | | | C <sub>VC5X</sub> | 0.1 | 0.1 | μF | | | C <sub>CT1</sub> | 33 | 10 to 1000 | nF | - | | Сст2 | 3.3 | 2.2 or more | nF | Defer to Technical Note (5) | | Сстз | 3.3 | 2.2 or more | nF | Refer to <i>Technical Note [5]</i> . | | C <sub>VR</sub> | 1 | 1 | μF | Refer to Technical Note [6]. | | ZD <sub>1</sub> | 30 | 30 or less | V | Refer to <i>Technical Note</i> [7]. Recommended Component: MM1Z30 0.5W 30V J SOD-123 EIC | | RTEP | 33 | 33 | kΩ | | | NTC | 10 | 10 | kΩ | Recommended Components:<br>103AT-4-040 (SEMITEC)<br>NTCG103JF103F or NTCG163JF103F(TDK) | | D <sub>1</sub> | | | _ | Refer to Technical Note [10]. | | MCO | | - | _ | B ( ) T ( ) (A) ( for | | MDO | | - | _ | Refer to <i>Technical Note</i> [8]. | | MDR | | - | _ | Refer to Technical Note [9]. | <sup>(1)</sup> Refer to "Technical Notes for External Components" for details. #### **Technical Notes on the Selection Components** - [1] $R_{VDD}$ and $C_{VDD}$ stabilize the supply voltage to the device. - [2] R<sub>VCx</sub> and C<sub>VCx</sub>.stabilize the voltage fluctuation. If R<sub>VCx</sub> is large, the detection voltage increases due to the internal conduction current of the device. - Since a large $R_{SE}$ may shift the overcurrent detection voltage, a resistor of approx. 10k $\Omega$ is appropriate. - [4] Choose appropriate values for R<sub>DRAIN</sub>, R<sub>CO1</sub>, and R<sub>CO2</sub> to satisfy the next equation, otherwise, the release from the discharge overcurrent and the short-circuit may be impossible. $$R_{DRAIN} < V_{REL3} \times (R_{CO1} + R_{CO2})/(V_{DD} - V_{REL3})$$ If small $R_{CO1}$ or $R_{CO2}$ is set, when the output of $C_{OUT}$ is "H", the supply current of protection circuit board increases. If large $R_{CO1}$ or $R_{CO2}$ is set, when the output of $C_{OUT}$ is "Hi-z", the speed for pull-down the gate of the charge FET becomes slow and turning off the FET will be slow. - If too small C<sub>CT2</sub> or C<sub>CT3</sub> is set, the discharge overcurrent detection delay time 1(t<sub>VDET31</sub>) or 2 (t<sub>VDET32</sub>) becomes shorter than the short-circuit delay time (t<sub>SHORT</sub>). - [6] Connecting a 1.0µF capacitor to VR pin is required to make a stable VR output - [7] It is recommended that a zener diode is connected to prevent a high voltage to the device. The zener diode must be directly connected between VDD pin of the device and VSS pin. - [8] As for the charge control FET (MCO) and the discharge control FET (MDO), please make a sufficient consideration to their maximum voltage tolerance, current rating, maximum power consumption, and peak consumption when short-circuit. - [9] As for the pull-down FET (MDR), please make a sufficient consideration to its maximum voltage tolerance. - [10] Diode (D<sub>1</sub>) is required to prevent a drop in the VDD pin voltage (V<sub>DD</sub>), along with the battery voltage drop during the short-circuit. #### **TECHNICAL NOTES** The performance of power source circuits using this IC largely depends on peripheral circuits. When selecting the peripheral components, please consider the conditions of use. Do not allow each component, PCB pattern or the IC to exceed their respected rated values (voltage, current, and power) when designing the peripheral circuits. - The typical application circuit diagrams are just examples. The operation in application circuits is not guaranteed. Be sure to perform a sufficient evaluation with the external components under the actual usage conditions for selection. - Be careful not to apply the overvoltage and the overcurrent which exceed the rating to the protection IC and external components. Especially, select an FET with enough current capacity to endure the large current because a large current might flow through the FET during the time between an overcharge detection a blown fuse. - When the cells are connected to IC first, the minus terminal of the lowest voltage side cell should be connected to IC at the first and other terminals should be connected to IC in turn from lower voltage side. PD-TSSOP-20-(85125)-JE-B The power dissipation of the package is dependent on PCB material, layout, and environmental conditions. The following measurement conditions are based on JEDEC STD. 51. #### **Measurement Conditions** | Item | Measurement Conditions | | | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Environment | Mounting on Board (Wind Velocity = 0 m/s) | | | | | Board Material | Glass Cloth Epoxy Plastic (Four-Layer Board) | | | | | Board Dimensions | 76.2 mm × 114.3 mm × 1.6 mm | | | | | Copper Ratio | Outer Layer (First Layer): Less than 10% of 62 mm Square<br>Inner Layers (Second and Third Layers): Approx. 100% of 74.2 mm Square<br>Outer Layer (Fourth Layer): Less than 10% of 62 mm Square | | | | | Through-holes | None | | | | #### **Measurement Result** $(Ta = 25^{\circ}C, Tjmax = 125^{\circ}C)$ | Item | Measurement Result | |------------------------------------------|--------------------| | Power Dissipation | 1380 mW | | Thermal Resistance (θja) | θja = 72°C/W | | Thermal Characterization Parameter (ψjt) | ψjt = 22°C/W | $\theta$ ja: Junction-to-Ambient Thermal Resistance ψjt: Junction-to-Top Thermal Characterization Parameter Power Dissipation vs. Ambient Temperature **Measurement Board Pattern** i Ver. A TSSOP-20 Package Dimensions (Unit: mm) **RICOH** - 1. The products and the product specifications described in this document are subject to change or discontinuation of production without notice for reasons such as improvement. Therefore, before deciding to use the products, please refer to Ricoh sales representatives for the latest information thereon. - 2. The materials in this document may not be copied or otherwise reproduced in whole or in part without prior written consent of Ricoh. - 3. Please be sure to take any necessary formalities under relevant laws or regulations before exporting or otherwise taking out of your country the products or the technical information described herein. - 4. The technical information described in this document shows typical characteristics of and example application circuits for the products. The release of such information is not to be construed as a warranty of or a grant of license under Ricoh's or any third party's intellectual property rights or any other rights. - 5. The products listed in this document are intended and designed for use as general electronic components in standard applications (office equipment, telecommunication equipment, measuring instruments, consumer electronic products, amusement equipment etc.). Those customers intending to use a product in an application requiring extreme quality and reliability, for example, in a highly specific application where the failure or misoperation of the product could result in human injury or death (aircraft, spacevehicle, nuclear reactor control system, traffic control system, automotive and transportation equipment, combustion equipment, safety devices, life support system etc.) should first contact us. - 6. We are making our continuous effort to improve the quality and reliability of our products, but semiconductor products are likely to fail with certain probability. In order to prevent any injury to persons or damages to property resulting from such failure, customers should be careful enough to incorporate safety measures in their design, such as redundancy feature, fire containment feature and fail-safe feature. We do not assume any liability or responsibility for any loss or damage arising from misuse or inappropriate use of the products. - 7. Anti-radiation design is not implemented in the products described in this document. - 8. The X-ray exposure can influence functions and characteristics of the products. Confirm the product functions and characteristics in the evaluation stage. - 9. WLCSP products should be used in light shielded environments. The light exposure can influence functions and characteristics of the products under operation or storage. - 10. There can be variation in the marking when different AOI (Automated Optical Inspection) equipment is used. In the case of recognizing the marking characteristic with AOI, please contact Ricoh sales or our distributor before attempting to use AOI. - 11. Please contact Ricoh sales representatives should you have any questions or comments concerning the products or the technical information. Ricoh is committed to reducing the environmental loading materials in electrical devices with a view to contributing to the protection of human health and the environment. Halogen Free Ricoh has been providing RoHS compliant products since April 1, 2006 and Halogen-free products since April 1, 2012. ### RICOH RICOH ELECTRONIC DEVICES CO., LTD. Official website https://www.e-devices.ricoh.co.jp/en/ **Contact us** https://www.e-devices.ricoh.co.jp/en/support/ ## **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ### **Ricoh Electronics:** R5650T407BC-E2-FE R5650T402AA-E2-FE R5650T401AA-E2-FE R5650T402BC-E2-FE R5650T409AA-E2-FE