## Description The 9FGV1002 / 9FGV1006 are members of IDT's PhiClock™ programmable clock generator family. These devices are optimized for low phase noise spread-spectrum applications such as PCIe Express. The 9FGV1002 is a four-output device while the 9FGV1006 is a smaller two-output version. Four user-defined configurations may be selected via two hardware select pins or two I2C bits, allowing easy software selection of the desired configuration. Any one of the four OTP configurations may be specified as the default when operating in I2C mode. Four unique I2C addresses are available, allowing easy I2C access to multiple components. ## Typical Applications - High-performance Computing (HPC) - Enterprise Storage including eSSDs - 10G / 25G / 100G Ethernet - Fiber Optic Modules - NVLink ## PCIe Clocking Architectures - Common Clocked (CC) - Independent Reference without spread spectrum (SRnS) - Independent Reference with spread spectrum (SRIS) ## **Output Features** - 9FGV1002: 4 programmable output pairs plus 2 LVCMOS REF outputs - 9FGV1006: 2 programmable output pairs plus 1 LVCMOS REF output - 1 integer, fractional or spread spectrum output frequency per configuration - 25MHz–325MHz LVDS or LP-HCSL outputs #### **Features** - 1.8V to 3.3V power supplies - Individual 1.8V to 3.3V V<sub>DDO</sub> for each output pair - Supports HCSL, LVDS and LVCMOS I/O standards - HCSL utilizes IDT's LP-HCSL technology for improved performance, lower power and higher integration: - Programmable output impedance of $85\Omega$ or $100\Omega$ - Supports LVPECL and CML logic with easy AC coupling see application note <u>AN-891</u> for alternate terminations - On-board OTP supports up to 4 complete configurations - Configuration selected via strapping pins or I<sup>2</sup>C - Internal crystal load capacitors - < 125mW at 1.8V with LP-HCSL outputs at 100MHz (9FGV1002) - < 100mW at 1.8V with LP-HCSL outputs at 100MHz (9FGV1006) - 4 programmable I<sup>2</sup>C addresses: D0, D2, D4, D6 - Easily configured with IDT <u>Timing Commander</u>™ software or Web Configuration tool - 4 x 4 mm 24-VFQFPN with integrated crystal option (9FGV1002BQ) - 3 × 3 mm 16-LGA with integrated crystal option (9FGV1006BQ) - Programmable spread spectrum modulation frequency and amount ## **Key Specifications** - 12kHz–20MHz typical phase jitter at 156.25M (SSC off) 276ps RMS - PCIe Gen4 jitter (CC) < 0.23ps RMS</li> - PCIe Gen5 iitter (CC) < 0.08ps RMS - PCIe Gen5 jitter (SRIS) < 0.07ps RMS ## 9FGV1002 Block Diagram Consult factory if design requires REF1. Table 1. 9FGV1002 OE Mapping | OE[B:A] | OUT0 | OUT1 | OUT2 | OUT3 | REF0 | REF1 | |---------|---------|---------|---------|---------|---------|---------| | 00 | Running | Stopped | Stopped | Stopped | Running | Running | | 01 | Running | Running | Stopped | Stopped | Running | Running | | 10 | Running | Running | Running | Stopped | Running | Running | | 11 | Running | Running | Running | Running | Running | Running | ## 9FGV1006 Block Diagram ## Contents | Description | | |-----------------------------------|----| | Typical Applications | | | PCIe Clocking Architectures | | | Output Features | | | Features | 1 | | Key Specifications | | | 9FGV 1002 Block Diagram | 2 | | 9FGV1006 Block Diagram | 2 | | Pin Assignments | | | 9FGV1002 Pin Descriptions | 5 | | 9FGV1006 Pin Descriptions | 6 | | Phase Noise Plots | 7 | | Absolute Maximum Ratings | 9 | | Thermal Characteristics | 9 | | Recommended Operating Conditions | | | Electrical Characteristics | 11 | | I2C Bus Characteristics | | | Test Loads | 19 | | Crystal Characteristics | | | Package Outline Drawings | | | Marking Diagrams | | | PCIe Gen5 Standard Configurations | | | Ordering Information | | | Revision History | 23 | ### Pin Assignments Figure 1. Pin Assignments for 9FGV1002 4 x 4 mm 24-VFQFPN and 24-LGA Packages - Top View ## 4 × 4 mm 24-VFQFPN, 0.5mm pitch ^ prefix indicates internal pull-up resistor v prefix indicates internal pull-down resistor Note: The order of OUT3 is reversed from OUT[0:2] #### 4 × 4 mm 24-LGA, 0.5mm pitch ^ prefix indicates internal pull-up resistor v prefix indicates internal pull-down resistor Note: The order of OUT3 is reversed from OUT[0:2] Figure 2. Pin Assignments for 9FGV1006 3 x 3 mm 16-LGA Package – Top View 16-LGA 3 x 3 mm, 0.5mm pitch ^ prefix indicates internal pull-up resistor v prefix indicates internal pull-down resistor 16-LGA 3 x 3 mm, 0.5mm pitch ^ prefix indicates internal pull-up resistor v prefix indicates internal pull-down resistor # 9FGV1002 Pin Descriptions Note: Unused outputs can be programmed off and left floating. Output supplies $V_{DDREF}$ and $V_{DDO2}$ have to be connected. If OUT0 is used, $V_{DDO1}$ must also be connected. Table 2. 9FGV1002 Pin Descriptions | Number | Name | Туре | Description | |------------------|----------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 <sup>[a]</sup> | XIN/CLKIN | Input | Crystal input or reference clock input. | | 2 <sup>[a]</sup> | XO | Output | Crystal output. | | 3 | REF1 | Output | LVCMOS reference output. | | 4 | ^SEL0/SCL | Input | Select pin for internal frequency configurations/I <sup>2</sup> C clock pin. Function is determined by state of SEL_I2C# upon power-up. This pin has an internal pull-up. | | 5 | ^SEL1/SDA | I/O | Select pin for internal frequency configurations/I <sup>2</sup> C data pin. Function is determined by state of SEL_I2C# upon power-up. This pin has an internal pull-up. | | 6 | ^OEA | Input | Active high input for enabling outputs. This pin has an internal pull-up resistor. 0 = disable outputs, 1 = enable outputs. | | 7 | VDDDp | Power | Digital power. Nominal voltages are 1.8V to 3.3V. VDDAp and VDDDp should be connected to the same power supply. | | 8 | ^OEB | Input | Active high input for enabling outputs. This pin has an internal pull-up resistor. 0 = disable outputs, 1 = enable outputs. | | 9 | OTP_VPP | Power | Voltage for programming OTP. During normal operation, this pin should be connected to the same power rail as V <sub>DDD</sub> . | | 10 | OUT0# | Output | Complementary output clock 0. | | 11 | OUT0 | Output | Output clock 0. | | 12 | VDD00 | Power | Power supply for output 0. | | 13 | OUT1# | Output | Complementary output clock 1. | | 14 | OUT1 | Output | Output clock 1. | | 15 | VDDO1 | Power | Power supply for output 1. | | 16 | OUT2# | Output | Complementary output clock 2. | | 17 | OUT2 | Output | Output clock 2. | | 18 | VDDO2 | Power | Power supply for output 2. | | 19 | OUT3 | Output | Output clock 3. | | 20 | OUT3# | Output | Complementary output clock 3. | | 21 | VDDO3 | Power | Power supply for output 3. | | 22 | VDDAp | Power | Power supply for analog circuits. VDDAp and VDDDp should be connected to the same power supply. Nominal voltages are 1.8V, 2.5V or 3.3V. | | 23 | vREF0_SEL_I2C# | Latched I/O | Latched input/LVCMOS output. At power-up, the state of this pin is latched to select the state of the I <sup>2</sup> C pins. After power-up, the pin acts as an LVCMOS reference output. This pin has an internal pull-down. 1 = SEL0/SEL1. 0 = SCL/SDA. | | 24 | VDDREFp | Power | Power supply for REF outputs and the internal XO. Nominal voltages are 1.8V, 2.5V or 3.3V. | | 25 | EPAD | GND | Connect to ground. | <sup>[</sup>a] These pins are 'No Connect' on 9FGV1002Q integrated quartz versions and should have no stubs. 5 # 9FGV1006 Pin Descriptions Note: Unused outputs can be programmed off and left floating. Output supplies $V_{DDREF}$ and $V_{DDO1}$ have to be connected. This means that if only one output is to be used, it must be OUT1. If OUT0 is used, both pins 9 and 10 must be connected. They may share the same power filter. Table 3. 9FGV1006 Pin Descriptions | Number | Name | Туре | Description | |------------------|----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 <sup>[a]</sup> | XIN/CLKIN | Input | Crystal input or reference clock input. | | 2 <sup>[a]</sup> | XO | Output | Crystal output. | | 3 | ^SEL0/SCL | Input | Select pin for internal frequency configurations/I <sup>2</sup> C Clock pin. Function is determined by state of SEL_I2C# upon power-up. This pin has an internal pull-up. | | 4 | ^SEL1/SDA | I/O | Select pin for internal frequency configurations/I <sup>2</sup> C Data pin. Function is determined by state of SEL_I2C# upon power-up. This pin has an internal pull-up. | | 5 | VDDDp | Power | Digital power. Nominal voltages are 1.8V to 3.3V. VDDAp and VDDDp should be connected to the same power supply. | | 6 | OTP_VPP | Power | Voltage for programming OTP. During normal operation, this pin should be connected to the same power rail as $V_{\text{DDD}}$ . | | 7 | OUT0# | Output | Complementary output clock 0. | | 8 | OUT0 | Output | Output clock 0. | | 9 | VDD00 | Power | Power supply for output 0. | | 10 | VDD00 | Power | Power supply for output 0. | | 11 | OUT1# | Output | Complementary output clock 1. | | 12 | OUT1 | Output | Output clock 1. | | 13 | VDDO1 | Power | Power supply for output 1. | | 14 | VDDAp | Power | Power supply for analog circuits. VDDAp and VDDDp should be connected to the same power supply. Nominal voltages are 1.8V, 2.5V or 3.3V. | | 15 | vREF0_SEL_I2C# | Latched<br>I/O | Latched input/LVCMOS output. At power-up, the state of this pin is latched to select the state of the I <sup>2</sup> C pins. After power-up, the pin acts as an LVCMOS reference output. This pin has an internal pull-down. 1 = SEL0/SEL1. 0 = SCL/SDA. | | 16 | VDDREFp | Power | Power supply for REF outputs and the internal XO. Nominal voltages are 1.8V, 2.5V or 3.3V. | | 17 | EPAD | GND | Connect to ground. | <sup>[</sup>a] These pins are 'No Connect' on 9FGV1006Q integrated quartz version and should have no stubs. #### Phase Noise Plots Figure 3. 9FGV1002B Phase Noise Plot<sup>1</sup>, 3.3V, 25°C. <sup>&</sup>lt;sup>1</sup> See Test Frequencies for Jitter Measurements table for details. 7 Figure 4. 9FGV1006B Phase Noise Plot<sup>1</sup>, 3.3V, 25°C. <sup>&</sup>lt;sup>1</sup> See Test Frequencies for Jitter Measurements table for details. # Absolute Maximum Ratings The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the 9FGV1002 / 9FGV1006 at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Table 4. Absolute Maximum Ratings | Parameter | Rating | |------------------------------------------------------------------------|----------------------------------| | Supply Voltage, V <sub>DDA</sub> , V <sub>DDD</sub> , V <sub>DDO</sub> | 3.9V | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | | ESD Human Body Model | 2000V | | Junction Temperature | 125°C | | | Inputs | | XIN/CLKIN | 0V to 1.2V voltage swing | | Other Inputs | -0.5V to V <sub>DDD</sub> | | | Outputs | | Outputs, V <sub>DDO</sub> (LVCMOS) | -0.5V to V <sub>DDO</sub> + 0.5V | | Outputs, IO (SDA) | 10mA | ### Thermal Characteristics Table 5. Thermal Characteristics for 24-pin Devices | Parameter | Symbol | Conditions | Package | Typical Values | Units | Notes | |------------------------------------------|------------------|----------------------------------|---------|----------------|-------|-------| | | $\theta_{JC}$ | Junction to case. | | 52 | °C/W | 1 | | | $\theta_{Jb}$ | Junction to base. | | 2.3 | °C/W | 1 | | Thermal Resistance | θ <sub>JA0</sub> | Junction to air, still air. | NBG24 | 44 | °C/W | 1 | | (devices with external crystal) | θ <sub>JA1</sub> | Junction to air, 1 m/s air flow. | NDG24 | 37 | °C/W | 1 | | | θ <sub>JA3</sub> | Junction to air, 3 m/s air flow. | | 33 | °C/W | 1 | | | $\theta_{JA5}$ | Junction to air, 5 m/s air flow. | | 32 | °C/W | 1 | | | $\theta_{JC}$ | Junction to case. | | 57.3 | °C/W | 1 | | | $\theta_{Jb}$ | Junction to base. | | 24.3 | °C/W | 1 | | Thermal Resistance | θ <sub>JA0</sub> | Junction to air, still air. | LTG24 | 79.8 | °C/W | 1 | | Q-series (devices with internal crystal) | θ <sub>JA1</sub> | Junction to air, 1 m/s air flow. | - L1G24 | 73.9 | °C/W | 1 | | - ' | θ <sub>JA3</sub> | Junction to air, 3 m/s air flow. | | 69.9 | °C/W | 1 | | | $\theta_{JA5}$ | Junction to air, 5 m/s air flow. | | 67.3 | °C/W | 1 | <sup>&</sup>lt;sup>1</sup> EPAD soldered to board. Table 6. Thermal Characteristics for 16-pin devices | Parameter | Symbol | Conditions Packa | | Typical Values | Units | Notes | |---------------------------------|------------------|----------------------------------|-------|----------------|-------|-------| | | $\theta_{JC}$ | Junction to case. | | 66 | °C/W | 1 | | | $\theta_{Jb}$ | Junction to base. | | 5.1 | °C/W | 1 | | Thermal Resistance | $\theta_{JA0}$ | Junction to air, still air. | LTG16 | 63 | °C/W | 1 | | (devices with external crystal) | θ <sub>JA1</sub> | Junction to air, 1 m/s air flow. | | 56 | °C/W | 1 | | | θ <sub>JA3</sub> | Junction to air, 3 m/s air flow. | | 51 | °C/W | 1 | | | $\theta_{JA5}$ | Junction to air, 5 m/s air flow. | | 49 | °C/W | 1 | | | $\theta_{JC}$ | Junction to case. | | 82.1 | °C/W | 1 | | Thermal Resistance | $\theta_{Jb}$ | Junction to base. | | 42.3 | °C/W | 1 | | Q-series (devices with internal | θ <sub>JA0</sub> | Junction to air, still air. | LTG16 | 93.6 | °C/W | 1 | | crystal) | θ <sub>JA1</sub> | Junction to air, 1 m/s air flow. | | 87.1 | °C/W | 1 | | | $\theta_{JA3}$ | Junction to air, 3 m/s air flow. | | 83.3 | °C/W | 1 | <sup>&</sup>lt;sup>1</sup> EPAD soldered to board. # Recommended Operating Conditions Table 7. Recommended Operating Conditions | Symbol | Parameter | Minimum | Typical | Maximum | Units | |------------------|----------------------------------------------------------------------------------------------------------|---------|---------|---------|-------| | | Power supply voltage for supporting 1.8V outputs. | 1.71 | 1.8 | 1.89 | V | | $V_{DDOx}$ | Power supply voltage for supporting 2.5V outputs. | 2.375 | 2.5 | 2.625 | V | | | Power supply voltage for supporting 3.3V outputs. | 3.135 | 3.3 | 3.465 | V | | V <sub>DDD</sub> | Power supply voltage for core logic functions. | 1.71 | | 3.465 | V | | V <sub>DDA</sub> | Analog power supply voltage. Use filtered analog power supply if available. | 1.71 | | 3.465 | V | | T <sub>A</sub> | Operating temperature, ambient. | -40 | | 85 | °C | | C <sub>L</sub> | Maximum load capacitance (3.3V LVCMOS only). | | | 15 | pF | | t <sub>PU</sub> | Power-up time for all $V_{\rm DD}$ s to reach minimum specified voltage (power ramps must be monotonic). | 0.05 | | 5 | ms | ### **Electrical Characteristics** $V_{DDx}$ = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%, $T_A$ = -40°C to +85°C unless stated otherwise. Table 8. Common Electrical Characteristics | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Units | Notes | |------------------------------------------------------------------|-------------------|-------------------------------------------|---------------------------|---------|--------------------------|-------|-------| | Innut Francisco | £ | Crystal input frequency. | 8 | | 50 | MHz | 1 | | Input Frequency | f <sub>IN</sub> | CLKIN input frequency. | 1 | | 240 | | 5 | | Output Frequency | f <sub>OUT</sub> | Differential clock output (LVDS/LP-HCSL). | 25 | | 325 | MHz | | | | 001 | Single-ended clock output (LVCMOS). | 25 | | 200 | MHz | | | VCO Frequency | $f_{VCO}$ | VCO operating frequency range. | 2400 | 2500 | 2600 | MHz | | | Loop Bandwidth | $f_{BW}$ | Input frequency = 25MHz. | 0.06 | | 0.9 | MHz | | | Input High Voltage | V <sub>IH</sub> | SEL[1:0]. | 0.7 x V <sub>DDD</sub> | | V <sub>DDD</sub> + 0.3 | V | | | Input Low Voltage | $V_{IL}$ | SEL[1:0]. | GND - 0.3 | | 0.8 | V | | | Input High Voltage | V <sub>IH</sub> | REF/SEL_I2C#. | 0.65 x V <sub>DDREF</sub> | | V <sub>DDREF</sub> + 0.3 | V | | | Input Low Voltage | $V_{IL}$ | REF/SEL_I2C#. | -0.3 | | 0.4 | V | | | Input High Voltage | V <sub>IH</sub> | XIN/CLKIN. | 0.8 | | 1.2 | V | | | Input Low Voltage | $V_{IL}$ | XIN/CLKIN. | -0.3 | | 0.4 | V | | | In a d Din a /F all Time | T /T | OEA, OEB (when present) | | | 10 | | | | Input Rise/Fall Time | $T_R/T_F$ | SEL1/SDA, SEL0/SCL | | | 300 | ns | | | Input Capacitance | C <sub>IN</sub> | SEL[1:0]. | | 3 | 7 | pF | | | Internal Pull-up Resistor | R <sub>UP</sub> | SEL[1:0] at 25°C. | 200 | 237 | 300 | kΩ | | | Internal Pull-down<br>Resistor | R <sub>DOWN</sub> | SEL_I2C#. | 200 | 237 | 300 | kΩ | | | Programmable Capacitance at XIN and XO (XIN in parallel with XO) | C <sub>L</sub> | XIN/CLKIN, XO. | 0 | | 8 | pF | | | Input Duty Cycle | t2 | CLKIN, measured at V <sub>DDREF</sub> /2. | 40 | 50 | 60 | % | | | | | LVCMOS, f <sub>OUT</sub> > 156.25MHz. | 40 | 50 | 60 | % | | | Output Duty Cycle | t3 | LVCMOS, f <sub>OUT</sub> ≤ 156.25MHz. | 45 | 50 | 55 | % | | | | | LVDS, LP-HCSL outputs. | 45 | 50.2 | 55 | % | | Table 8. Common Electrical Characteristics (Cont.) | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Units | Notes | |--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------|---------|-------|-------| | | | Cycle-to-cycle jitter (Peak-to-Peak),<br>See Test Frequencies for Jitter<br>Measurements for configurations. | | 24 | | ps | 4 | | Clock Jitter | t6 | Reference clock RMS phase jitter (12kHz to 20MHz integration range). See Test Frequencies for Jitter Measurements for configurations. | | 245 fs rms 4 276 fs rms 4 | 4 | | | | | | OUTx RMS phase jitter(12kHz to 20MHz integration range) differential output. See Test Frequencies for Jitter Measurements for configurations. | | 276 | | rms | 4 | | Output Skew | t7 | All outputs using the same driver format same $V_{DDO}$ voltage. (9FGV1006B). | | 38 | 60 | ne | | | Output Skew | l (1 | All outputs using the same driver format and same V <sub>DDO</sub> voltage. (9FGV1002B). | | 62 | 100 | ps | | | Lock Time | t8 | PLL lock time from V <sub>DD</sub> s reaching 1.5V. | | 5 | 10 | ms | 2,3 | <sup>&</sup>lt;sup>1</sup> Practical lower frequency is determined by loop filter settings. Table 9. Test Frequencies for Jitter Measurements $V_{DDx} = 3.3V \pm 5\%$ , 2.5V \pm 5%, 1.8V \pm 5%, $T_A = -40$ °C to +85°C unless stated otherwise | Device | XIN/CLKIN | OUT0 | OUT1 | OUT2 | OUT3 | Unit | Notes | |------------------------|-----------|--------|------|------|------|------|-------| | 9FGV1002<br>9FGV1002Q5 | 50 | 156.25 | | | | MHZ | 3,4 | | 9FGV1006<br>9FGV1006Q5 | 50 | | 10 | 00 | | MHZ | 1,2,3 | <sup>&</sup>lt;sup>1</sup> This configuration is used for 12kHz–20MHz REF phase jitter measurement, SSC off. $<sup>^{\</sup>rm 2}$ Includes loading the configuration bits from OTP to registers. <sup>&</sup>lt;sup>3</sup> Actual PLL lock time depends on the loop configuration. <sup>&</sup>lt;sup>4</sup> Actual jitter is configuration dependent. These values are representative of what the device can achieve. <sup>&</sup>lt;sup>5</sup> Input doubler off. Maximum input frequency with input doubler on is 160MHz. <sup>&</sup>lt;sup>2</sup> This configuration is used for PCIe filtered phase jitter measurements with SSC on and off. <sup>&</sup>lt;sup>3</sup> Outputs configured as LP-HCSL or LVDS with REF output off, unless noted. <sup>&</sup>lt;sup>4</sup> This configuration is used for 12kHz–20MHz OUT phase jitter measurement. REF off, SSC off. Table 10. LVCMOS Output Electrical Characteristics | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Units | Notes | |------------------------------|-------------------|----------------------------------------------------------------------|------------------------|---------|-----------|-------|-------| | | | 3.3V ±5%, 20% to 80% of V <sub>DDO</sub> (output load = 4.7pF). | 2.6 | 3.7 | 4.7 | | | | Slew Rate | S <sub>R</sub> | 2.5V ±5%, 20% to 80% of V <sub>DDO</sub> (output load = 4.7pF). | 1.5 | 2.4 | 4.7 | V/ns | | | | | 1.8V $\pm$ 5%, 20% to 80% of V <sub>DDO</sub> (output load = 4.7pF). | 0.8 | 1.7 | 3.2 | | | | | V <sub>OH</sub> | I <sub>OH</sub> = -15mA at 3.3V. | | | | | | | Output High Voltage | | I <sub>OH</sub> = -12mA at 2.5V. | 0.8 x V <sub>DDO</sub> | | $V_{DDO}$ | V | | | | | I <sub>OH</sub> = -8mA at 1.8V. | | | | | | | | | I <sub>OL</sub> = 15mA at 3.3V. | | | | | | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 12mA at 2.5V. | | 0.22 | 0.4 | V | | | | | I <sub>OL</sub> = 8mA at 1.8V. | | | | | | | Output Leakage Current | I <sub>OZDD</sub> | Outputs, tri-stated, V <sub>DDO</sub> , V <sub>DDREF</sub> = 3.465V. | | 0 | 5 | μΑ | | | CMOS Output Driver Impedance | R <sub>OUT</sub> | T <sub>A</sub> = 25°C. | | 17 | | Ω | _ | Table 11. LVDS Output Electrical Characteristics | Parameter | Symbol | Minimum | Typical | Maximum | Units | Notes | |-------------------------------------------------------------------------------------------------|---------------------|---------|---------|---------|-------|-------| | Differential Output Voltage for the TRUE Binary State | V <sub>OT</sub> (+) | 247 | 328 | 454 | mV | | | Differential Output Voltage for the FALSE Binary State | V <sub>OT</sub> (-) | -454 | -332 | -247 | mV | | | Change in V <sub>OT</sub> between Complementary Output States | ΔV <sub>OT</sub> | | | 50 | mV | | | Output Common Mode Voltage (Offset Voltage) at 3.3V +5% and 2.5V +5% | V <sub>OS</sub> | 1.125 | 1.19 | 1.55 | V | | | Output Common Mode Voltage (Offset Voltage) at 1.8V +5% | Vos | 0.8 | 0.86 | 0.95 | V | | | Change in V <sub>OS</sub> between Complementary Output States | ΔV <sub>OS</sub> | | 0 | 50 | mV | | | Outputs Short Circuit Current, V <sub>OUT</sub> + or V <sub>OUT</sub> - = 0V or V <sub>DD</sub> | Ios | | 6 | 12 | mA | | | Differential Outputs Short Circuit Current, V <sub>OUT</sub> + = V <sub>OUT</sub> - | I <sub>OSD</sub> | | 3 | 12 | mA | | | Rise Times Tested at 20%–80% | T <sub>R</sub> | | 257 | 375 | ps | | | Fall Times Tested at 80%–20% | T <sub>F</sub> | | 287 | 375 | ps | | #### Table 12. Low-Power (LP) Push-Pull HCSL Differential Outputs $V_{DDO}$ = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%, $T_A$ = -40°C to +85°C unless stated otherwise. | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Units | Notes | |----------------------------------|-------------------------|----------------------------------------------|---------|---------|---------|-------|------------| | Slew Rate | T <sub>R/F</sub> | Scope averaging on. | 1.25 | 2.5 | 4 | V/ns | 2,3,16 | | Slew Rate Matching | ΔT <sub>R/F</sub> | | | 9 | 20 | % | 1,14,16 | | Crossing Voltage (abs) | V <sub>CROSS</sub> | Scope averaging off. | 250 | 424 | 550 | mV | 1,4,5,16 | | Crossing Voltage (var) | ΔV <sub>CROSS</sub> | Scope averaging off. | | 16 | 140 | mV | 1,4,9,16 | | Average Clock Period<br>Accuracy | T <sub>PERIOD_AVG</sub> | Outputs set to 100MHz for PCIe applications. | -100 | 0 | +2600 | | 2,10,12,13 | | Absolute Period | T <sub>PERIOD_ABS</sub> | Includes jitter and spread modulation. | 9.949 | 10 | 10.101 | | 2,6 | | Absolute Maximum Voltage | V <sub>MAX</sub> | Includes 300mV of overshoot (Vovs). | 660 | 808 | 1150 | mV | 1,7,15 | | Absolute Minimum Voltage | V <sub>MIN</sub> | Includes -300mV of undershoot (Vuds). | -300 | -54 | 150 | mV | 1,8,15 | <sup>&</sup>lt;sup>1</sup> Measured from single-ended waveform. <sup>&</sup>lt;sup>2</sup> Measured from differential waveform. <sup>&</sup>lt;sup>3</sup> Measured from -150mV to +150mV on the differential waveform (derived from REFCLK+ minus REFCLK-). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing. <sup>&</sup>lt;sup>4</sup> Measured at crossing point where the instantaneous voltage value of the rising edge of REFCLK+ equals the falling edge of REFCLK-. <sup>&</sup>lt;sup>5</sup> Refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing. Refers to all crossing points for this measurement. <sup>&</sup>lt;sup>6</sup> Defined as the absolute minimum or maximum instantaneous period. This includes cycle to cycle jitter, relative ppm tolerance, and spread spectrum modulation. <sup>&</sup>lt;sup>7</sup> Defined as the maximum instantaneous voltage including overshoot. <sup>&</sup>lt;sup>8</sup> Defined as the minimum instantaneous voltage including undershoot. <sup>&</sup>lt;sup>9</sup> Defined as the total variation of all crossing voltages of rising REFCLK+ and falling REFCLK-. This is the maximum allowed variance in V<sub>CROSS</sub> for any particular system. <sup>&</sup>lt;sup>10</sup> Refer to Section 8.6 of the PCI Express Base Specification, Revision 4.0 for information regarding PPM considerations. <sup>&</sup>lt;sup>11</sup> System board compliance measurements must use the test load. REFCLK+ and REFCLK- are to be measured at the load capacitors CL. Single ended probes must be used for measurements requiring single ended measurements. Either single ended probes with math or differential probe can be used for differential measurements. Test load C<sub>1</sub> = 2pF. <sup>&</sup>lt;sup>12</sup> PCIe Gen1 through Gen4 specify ±300ppm frequency tolerances. The PhiClock devices already meet the tighter ±100ppm frequency tolerances proposed for PCIe Gen5 and required by most servers. <sup>&</sup>lt;sup>13</sup> "ppm" refers to parts per million and is a DC absolute period accuracy specification. 1ppm is 1/1,000,000th of 100.000000MHz exactly or 100Hz. For 100ppm, then we have an error budget of 100Hz/ppm × 100ppm = 10kHz. The period is to be measured with a frequency counter with measurement window set to 100ms or greater. The ±100ppm applies to systems that do not employ Spread Spectrum clocking, or that use common clock source. For systems employing Spread Spectrum Clocking, there is an additional 2,500ppm nominal shift in maximum period resulting from the 0.5% down spread resulting in a maximum average period specification of +2,600ppm for Common Clock architectures. Separate Reference Clock architectures may have a lower allowed spread percentage. <sup>14</sup> Matching applies to rising edge rate for REFCLK+ and falling edge rate for REFCLK-. It is measured using a ±75mV window centered on the median cross point where REFCLK+ rising meets REFCLK- falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The rise edge rate of REFCLK+ should be compared to the fall edge rate of REFCLK-; the maximum allowed difference should not exceed 20% of the slowest edge rate. <sup>&</sup>lt;sup>15</sup> At default amplitude settings. <sup>&</sup>lt;sup>16</sup> Guaranteed by design and characterization. Table 13. Filtered PCIe Phase Jitter Parameters T<sub>AMB</sub> = over the specified operating range. Supply Voltages per normal operation conditions; see Test Loads for loading conditions. | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Specification<br>Limits | Units | Notes | |---------------------------------------------------|-----------------------------|---------------------------------------------|---------|---------|---------|-------------------------|-------------|---------| | | t <sub>jphPCleG1-CC</sub> | PCIe Gen1 (2.5 GT/s)<br>SSC ≤ -0.5% | 0.28 | 6.80 | 24 | 86 | ps<br>(p-p) | 1,2 | | | t | PCle Gen2 Hi Band (5.0 GT/s)<br>SSC ≤ -0.5% | 0.11 | 0.36 | 0.64 | 3 | ps<br>(rms) | 1,2 | | PCIe Phase Jitter <sup>7</sup><br>(Common Clocked | t <sub>jphPCleG2-CC</sub> | PCle Gen2 Lo Band (5.0 GT/s)<br>SSC ≤ -0.5% | 0.00 | 0.02 | 0.07 | 3.1 | ps<br>(rms) | 1,2 | | Architecture) | t <sub>jphPCleG3-CC</sub> | PCIe Gen3 (8.0 GT/s)<br>SSC ≤ -0.5% | 0.03 | 0.13 | 0.23 | 1 | ps<br>(rms) | 1,2 | | | t <sub>jphPCleG4-CC</sub> | PCIe Gen4 (16.0 GT/s)<br>SSC ≤ -0.5% | 0.03 | 0.13 | 0.23 | 0.5 | ps<br>(rms) | 1,2,3,4 | | | t <sub>jphPCleG5-CC</sub> | PCIe Gen5 (32.0 GT/s)<br>SSC ≤ -0.5% | 0.01 | 0.04 | 0.083 | 0.15 | ps<br>(rms) | 1,2,3,5 | | | tjphPCleG2-SRIS | PCIe Gen2 (5.0 GT/s)<br>SSC ≤ -0.3% | 0.29 | 0.39 | 0.505 | | ps<br>(rms) | 1,2,6 | | PCle Phase Jitter <sup>7</sup> | t <sub>jphPCleG3-SRIS</sub> | PCIe Gen3 (8.0 GT/s)<br>SSC ≤ -0.3% | 0.09 | 0.19 | 0.273 | N/A | ps<br>(rms) | 1,2,6 | | (SRIS Architecture) | t <sub>jphPCleG4-SRIS</sub> | PCIe Gen4 (16.0 GT/s)<br>SSC ≤ -0.3% | 0.10 | 0.14 | 0.184 | IN/A | ps<br>(rms) | 1,2,6 | | | t <sub>jphPCleG5-SRIS</sub> | PCIe Gen5 (32.0 GT/s)<br>SSC ≤ -0.3% | 0.03 | 0.05 | 0.071 | | ps<br>(rms) | 1,2,6 | <sup>&</sup>lt;sup>1</sup> The REFCLK jitter is measured after applying the filter functions found in PCI Express Base Specification 5.0, Revision 1.0. See the Test Loads section of the data sheet for the exact measurement setup. The worst case results for each data rate are summarized in this table. Equipment noise is removed from all measurements. <sup>&</sup>lt;sup>2</sup> Jitter measurements shall be made with a capture of at least 100,000 clock cycles captured by a real-time oscilloscope (RTO) with a sample rate of 20 GS/s or greater. Broadband oscilloscope noise must be minimized in the measurement. The measured PP jitter is used (no extrapolation) for RTO measurements. Alternately, jitter measurements may be used with a Phase Noise Analyzer (PNA) extending (flat) and integrating and folding the frequency content up to an offset from the carrier frequency of at least 200MHz (at 300MHz absolute frequency) below the Nyquist frequency. For PNA measurements for the 2.5 GT/s data rate, the RMS jitter is converted to peak to peak jitter using a multiplication factor of 8.83. In the case where real-time oscilloscope and PNA measurements have both been done and produce different results, the RTO result must be used. <sup>&</sup>lt;sup>3</sup> SSC spurs from the fundamental and harmonics are removed up to a cutoff frequency of 2MHz taking care to minimize removal of any non-SSC content. <sup>&</sup>lt;sup>4</sup> Note that 0.7ps RMS is to be used in channel simulations to account for additional noise in a real system. <sup>&</sup>lt;sup>5</sup> Note that 0.25ps RMS is to be used in channel simulations to account for additional noise in a real system. <sup>&</sup>lt;sup>6</sup> While the PCI Express Base Specification 5.0, Revision 1.0 provides the filters necessary to calculate SRIS jitter values, it does not provide specification limits, hence the n/a in the Limit column. SRIS values are informative only. SRIS is not defined for PCIe Gen1. <sup>&</sup>lt;sup>7</sup> 9FGV1002B or 9FGV1006B with 001/015 or Q505/Q515 configurations. See the 9FGV1002B/9FGV1006B PCIe Gen5 Standard Configurations table for details and a selection of off-the-shelf configurations supporting PCIe Gen5. Table 14. 9FGV1002 Current Consumption $V_{DDO}$ = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%, $T_A$ = -40°C to +85°C unless stated otherwise. | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Units | Notes | |----------------------------------------------------------------|---------------------|-----------------------------------------------------|---------|---------|---------|-------|-------| | V <sub>DDREF</sub> Supply Current | I <sub>DDREF</sub> | 50MHz REFCL, subtract 3mA for 25MHz REFCLK. | 7 | | 11 | mA | | | Core Supply Current | I <sub>DDCORE</sub> | 2400MHz VCO. | | 37 | 49 | mA | 3 | | | | LVDS, 325MHz. | | 7 | 9 | mA | 2 | | Output Buffer Supply Current | | LP-HCSL, 100MHz. | | 6 | 7 | mA | 2 | | $V_{DDO3}$ | | LVCMOS, 50MHz. | | 4 | 6 | mA | 1,2 | | | | LVCMOS, 200MHz. | | 12 | 21 | mA | 1,2 | | | | LVDS, 325MHz. | | 19 | 24 | mA | 2 | | Output Buffer Supply Current | | LP-HCSL, 100MHz. | | 16 | 20 | mA | 2 | | V <sub>DDO2</sub> (includes output divider) | | LVCMOS, 50MHz. | | 14 | 18 | mA | 1,2 | | | | LVCMOS, 200MHz. | | 23 | 35 | mA | 1,2 | | | I <sub>DDOx</sub> | LVDS, 325MHz. | | 7 | 10 | mA | 2 | | Output Buffer Supply Current | | LP-HCSL, 100MHz. | | 7 | 10 | mA | 2 | | V <sub>DDO1</sub> (this pin must be connected if OUT0 is used) | | LVCMOS, 50MHz. | | 8 | 14 | mA | 1,2 | | , | | LVCMOS, 200MHz. | | 9 | 15 | mA | 1,2 | | | | LVDS, 325MHz. | | 6 | 9 | mA | 2 | | Output Buffer Supply Current | | LP-HCSL, 100MHz. | | 5 | 7 | mA | 2 | | $V_{DDO0}$ | | LVCMOS, 50MHz. | | 3 | 6 | mA | 1,2 | | | | LVCMOS, 200MHz. | | 12 | 22 | mA | 1,2 | | | | Programmable outputs in HCSL mode, B37[0] = 0. | | 20 | 27 | mA | 2,4 | | | | Programmable outputs in LVDS mode, B37[0] = 0. | | 33 | 45 | mA | 2,4 | | Total Power Down Current | | Programmable outputs in LVCMOS1 mode, B37[0] = 0. | | 16 | 22 | mA | 2,4 | | | IDDPD | Programmable outputs in HCSL mode, B37[6,0] = 0. | | 12 | 19 | mA | 2,4 | | | | Programmable outputs in LVDS mode, B37[6,0] = 0. | | 21 | 31 | mA | 2,4 | | | | Programmable outputs in LVCMOS1 mode, B37[6,0] = 0. | | 4 | 8 | mA | 2,4 | <sup>&</sup>lt;sup>1</sup> Single CMOS driver active for each output pair. <sup>&</sup>lt;sup>2</sup> See Test Loads for details. $<sup>^{3}</sup>$ I<sub>DDCORE</sub> = I<sub>DDA</sub> + I<sub>DDD.</sub> For integer, fractional or spread spectrum PLL. <sup>&</sup>lt;sup>4</sup> Full power-down is accomplished by writing Byte 37[0] first, followed by writing Byte 37[6]. Power-up is the reverse of this sequence. Table 15. 9FGV1006 Current Consumption $V_{DDO}$ = 3.3V ±5%, 2.5V ±5%, 1.8V ±5%, $T_A$ = -40°C to +85°C unless stated otherwise. | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Units | Notes | |-----------------------------------------------------------|---------------------|-----------------------------------------------------|---------|---------|---------|-------|-------| | V <sub>DDREF</sub> Supply Current | I <sub>DDREF</sub> | 50MHz REFCLK. | | 3 | 7 | mA | | | Core Supply Current | I <sub>DDCORE</sub> | 2400MHz VCO. | | 37 | 48 | mA | 3 | | | | LVDS, 350MHz. | | 19 | 24 | mA | 2 | | Output Buffer Supply | | LP-HCSL, 100MHz. | | 16 | 20 | mA | 2 | | Current (V <sub>DDO1</sub> ) | | LVCMOS, 50MHz. | | 14 | 19 | mA | 1,2 | | | | LVCMOS, 200MHz. | | 22 | 34 | mA | 1,2 | | | I <sub>DDOx</sub> | LVDS, 350MHz. | | 7 | 11 | mA | 2 | | Output Buffer Supply | | LP-HCSL, 100MHz. | | 8 | 10 | mA | 2 | | Current (V <sub>DDO0</sub> – the total for pins 9 and 10) | | LVCMOS, 50MHz. | | 8 | 13 | mA | 1,2 | | , | | LVCMOS, 200MHz. | | 8 | 14 | mA | 1,2 | | | | Programmable outputs in HCSL mode, B37[0] = 0. | | 19 | 25 | mA | 2,4 | | | | Programmable outputs in LVDS mode, B37[0] = 0. | | 25 | 34 | mA | 2,4 | | Total Dawer Dawn Current | | Programmable outputs in LVCMOS1 mode, B37[0] = 0. | | 16 | 22 | mA | 2,4 | | Total Power Down Current | IDDPD | Programmable outputs in HCSL mode, B37[6,0] = 0. | | 10 | 17 | mA | 2,4 | | | | Programmable outputs in LVDS mode, B37[6,0] = 0. | | 15 | 24 | mA | 2,4 | | | | Programmable outputs in LVCMOS1 mode, B37[6,0] = 0. | | 7 | 12 | mA | 2,4 | <sup>&</sup>lt;sup>1</sup> Single CMOS driver active for each output pair. Table 16. Spread Spectrum Generation Specifications | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------|--------------------------------------------------------|---------|---------|---------|-------| | Output Frequency | f <sub>OUT</sub> | Output frequency range of spread spectrum outputs. | 25 | | 312.5 | MHz | | Mod Frequency | f <sub>MODPCle</sub> | PCIe Compliant -0.5% spread modulation. | 30 | 31.5 | 33 | kHz | | Mod Frequency | f <sub>MOD</sub> | Modulation frequency. | 30 | 31.5 | 63 | kHz | | Spread% | SSC% | Amount of spread value (programmable) – down spread. | -0.1 | -0.5 | -3.0 | % | | Spreau // | 330 // | Amount of spread value (programmable) – center spread. | ±0.05 | | ±1.5 | /0 | <sup>&</sup>lt;sup>2</sup> See Test Loads for details. $<sup>^{3}</sup>$ $I_{DDCORE} = I_{DDA} + I_{DDD} + I_{DDAO}$ . <sup>&</sup>lt;sup>4</sup> Full power-down is accomplished by writing Byte 37[0] first, followed by writing Byte 37[6]. Power-up is the reverse of this sequence. # I<sup>2</sup>C Bus Characteristics Table 17. I<sup>2</sup>C Bus DC Characteristics | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Units | |-----------------------|------------------|------------------------|-------------------------|---------|------------------------|-------| | Input High Level | V <sub>IH</sub> | _ | 0.7 x V <sub>DDD</sub> | | | V | | Input Low Level | V <sub>IL</sub> | _ | | | 0.3 x V <sub>DDD</sub> | V | | Hysteresis of Inputs | V <sub>HYS</sub> | _ | 0.05 x V <sub>DDD</sub> | | | V | | Input Leakage Current | I <sub>IN</sub> | _ | -1 | | 30 | μA | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3mA. | | | 0.4 | V | Table 18. I<sup>2</sup>C Bus AC Characteristics | Parameter | Symbol | Conditions | Minimum | Typical | Maximum | Units | |--------------------------------------|-----------------------|------------|---------------------------|---------|---------|-------| | Serial Clock Frequency (SCL) | F <sub>SCLK</sub> | _ | 10 | | 400 | kHz | | Bus free time between STOP and START | t <sub>BUF</sub> | _ | 1.3 | | | μs | | Setup Time, START | t <sub>SU:START</sub> | _ | 0.6 | | | μs | | Hold Time, START | t <sub>HD:START</sub> | _ | 0.6 | | | μs | | Setup Time, Data Input (SDA) | t <sub>SU:DATA</sub> | _ | 0.1 | | | μs | | Hold Time, Data Input (SDA) 1 | t <sub>HD:DATA</sub> | _ | 0 | | | μs | | Output Data Valid from Clock | t <sub>OVD</sub> | _ | | | 0.9 | μs | | Capacitive Load for Each Bus Line | C <sub>B</sub> | _ | | | 400 | pF | | Rise Time, Data and Clock (SDA, SCL) | t <sub>R</sub> | _ | 20 + 0.1 x C <sub>B</sub> | | 300 | ns | | Fall Time, Data and Clock (SDA, SCL) | t <sub>F</sub> | _ | 20 + 0.1 x C <sub>B</sub> | | 300 | ns | | HIGH Time, Clock (SCL) | t <sub>HIGH</sub> | _ | 0.6 | | | μs | | LOW Time, Clock (SCL) | t <sub>LOW</sub> | _ | 1.3 | | | μs | | Setup Time, STOP | t <sub>SU:STOP</sub> | _ | 0.6 | | | μs | Note: A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the $V_{IH(MIN)}$ of the SCL signal) to bridge the undefined region of the falling edge of SCL. ### Test Loads Figure 5. LVCMOS AC/DC Test Load | Rs | Zo | L | $C_L$ | |-----|-----|----------|-------| | 33Ω | 50Ω | 5 inches | 4.7pF | Figure 6. LP-HCSL AC/DC Test Load (Standard PCle source-terminated test load) | Rs | Zo | L | C <sub>L</sub> | |----------|------|----------|----------------| | Internal | 100Ω | 5 inches | 2pF | | Internal | 85Ω | 5 inches | 2pF | Figure 7. LVDS AC/DC Test Load | Rs | Zo | L | $C_L$ | |-----|------|----------|-------| | N/A | 100Ω | 5 inches | N/A | Figure 8. Test Setup for PCIe Measurement Using a Real-Time Scope | Rs | Zo | L | $C_L$ | |----------|------|----------|-------| | Internal | 100Ω | 5 inches | N/A | Figure 9. Test Setup for PCIe Measurement Using a Phase Noise Analyzer | Rs | Zo | L | $C_L$ | |----------|------|----------|-------| | Internal | 100Ω | 5 inches | N/A | ## Crystal Characteristics Table 19. Recommended Crystal Characteristics | Parameter | Value | Units | |-------------------------------------------------------------------|-------------|-------------| | Frequency | 8–50 | MHz | | Resonance Mode | Fundamental | - | | Frequency Tolerance at 25°C | ±20 | ppm maximum | | Frequency Stability, REF at 25°C Over Operating Temperature Range | ±20 | ppm maximum | | Temperature Range (commercial) | 0–70 | °C | | Temperature Range (industrial) | -40–85 | °C | | Equivalent Series Resistance (ESR) | 50 | Ω maximum | | Shunt Capacitance (C <sub>O</sub> ) | 7 | pF maximum | | Load Capacitance (C <sub>L</sub> ) | 8 | pF maximum | | Drive Level | 0.1 | mW maximum | | Aging Per Year | ±5 | ppm maximum | ## Package Outline Drawings The package outline drawings are appended at the end of this document and are also accessible from the link below. The package information is the most current data available and is subject to change without notice or revision of this document. #### 9FGV1002: www.idt.com/document/psc/24-vfqfpn-package-outline-drawing-40-x-40-x-075-mm-body-05mm-pitch-epad-26-x-26-mm-nbnbg24p2 www.idt.com/document/psc/24-lga-package-outline-drawing-40-x-40-x-140-mm-body-05mm-pitch-ltg24t2 #### 9FGV1006: www.idt.com/document/psc/16-lga-package-outline-drawing-30-x-30-x-110-mm-body-05mm-pitch-ltg16p1 ## Marking Diagrams Figure 10. 9FGV1002 Marking Diagrams - Lines 1 and 2 are the truncated part number: - "nnn" denotes the decimal digits indicating a specific configuration. - "aa" denotes the alphanumeric digits indicating a specific Q5 configuration. - Line 3: - "#" denotes the stepping number. - "YWW" denotes the last digits of the year and week the part was assembled. - "\*\*" denotes the lot sequence; "\$" denotes the mark code. Figure 11. 9FGV1006 Marking Diagrams 6Bnnn YWW\$ XXX - Line 1: truncated part number - "nnn" denotes the decimal digits indicating a specific configuration. - "aa" denotes the alphanumeric digits indicating a specific Q5 configuration. - Line 2: "YWW" denotes the last digits of the year and week the part was assembled; "\$" denotes mark code. - Line 3: "XXX" denotes the last three characters of the lot number. ## PCIe Gen5 Standard Configurations Table 20. 9FGV1002B/9FGV1006B PCIe Gen5 Standard Configurations | Supply Voltage–<br>all pins (V) | Output Impedance (ohms) | Number of PCIe<br>Clock Outputs | XTAL Frequency<br>(MHz) | Orderable Part Number<br>(Bulk) | Orderable Part Number<br>(Tape and Reel) | |---------------------------------|-------------------------|---------------------------------|-------------------------|---------------------------------|------------------------------------------| | | | 4 | 25 – external | 9FGV1002B001NBGI | 9FGV1002B001NBGI8 | | | 100 | | 50 – internal | 9FGV1002BQ505LTGI | 9FGV1002BQ505LTGI8 | | | 100 | 2 | 25 – external | 9FGV1006B001LTGI | 9FGV1006B001LTGI8 | | 3.3 | 2.2 | | 50 – internal | 9FGV1006BQ505LTGI | 9FGV1006BQ505LTGI8 | | 3.3 | 3.3 | 4 | 25 – external | 9FGV1002B015NBGI | 9FGV1002B015NBGI8 | | 85 | 95 | | 50 – internal | 9FGV1002BQ515LTGI | 9FGV1002BQ515LTGI8 | | | 65 | 2 | 25 – external | 9FGV1006B015LTGI | 9FGV1006B015LTGI8 | | | | | 50 – internal | 9FGV1006BQ515LTGI | 9FGV1006BQ515LTGI8 | | 1.8 100 | | 4 | 25 – external | 9FGV1002B002NBGI | 9FGV1002B002NBGI8 | | | 100 | | 50 – internal | 9FGV1002BQ506LTGI | 9FGV1002BQ506LTGI8 | | | | 2 | 25 – external | 9FGV1006B002LTGI | 9FGV1006B002LTGI8 | | | | | 50 – internal | 9FGV1006BQ506LTGI | 9FGV1006BQ506LTGI8 | Table 21. Common Features of 9FGV1002B/9FGV1006B PCIe Gen5 Standard Configurations | Output Freq (MHz) | Output Type | REF Outputs | Configuration | SSC amount (%) | Notes | |-------------------|-------------|-------------|---------------|----------------|----------| | | 100 LP-HCSL | Off | 0 | 0 | CC, SRNS | | 100 | | | 1 | -0.1 | CC, SRIS | | 100 | | | 2 | -0.3 | CC, SRIS | | | | | 3 | -0.5 | CC | # Ordering Information | Orderable Part Number | Package | Carrier Type | Temperature | Crystal | |-----------------------|---------------------------------|--------------|--------------|----------------| | 9FGV1002BnnnNBGI | 4 × 4 mm, 0.5mm pitch 24-VFQFPN | Tray | -40 to +85°C | External | | 9FGV1002BnnnNBGI8 | 4 × 4 mm, 0.5mm pitch 24-VFQFPN | Reel | -40 to +85°C | External | | 9FGV1002BQ5aaLTGI | 4 × 4 mm, 0.5mm pitch 24-LGA | Tray | -40 to +85°C | 50MHz Internal | | 9FGV1002BQ5aaLTGI8 | 4 × 4 mm, 0.5mm pitch 24-LGA | Reel | -40 to +85°C | 50MHz Internal | | 9FGV1006BnnnLTGI | 3 × 3 mm, 0.5mm pitch 16-LGA | Tray | -40 to +85°C | External | | 9FGV1006BnnnLTGI8 | 3 × 3 mm, 0.5mm pitch 16-LGA | Reel | -40 to +85°C | External | | 9FGV1006BQ5aaLTGI | 3 × 3 mm, 0.5mm pitch 16-LGA | Tray | -40 to +85°C | 50MHz Internal | | 9FGV1006BQ5aaLTGI8 | 3 × 3 mm, 0.5mm pitch 16-LGA | Reel | -40 to +85°C | 50MHz Internal | <sup>&</sup>quot;G" indicates RoHS 6.6 compliance. # **Revision History** | Revision Date | Description of Change | | |---------------|---------------------------------------------------------|--| | June 7, 2019 | Updated Input Rise/Fall Time parameters and conditions. | | | June 3, 2019 | Initial release. | | <sup>&</sup>quot;nnn" are decimal digits indicating a specific configuration. <sup>&</sup>quot;aa" are alphanumeric digits indicating a specific configuration. <sup>&</sup>quot;Q5" indicates internal 50MHz crystal. #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/ # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ### Renesas Electronics: 9FGV1006B004LTGI 9FGV1006BQ507LTGI 9FGV1006B004LTGI8 9FGV1006BQ508LTGI 9FGV1006B003LTGI 9FGV1006B003LTGI8 9FGV1006BQ508LTGI8 9FGV1006BQ507LTGI8 9FGV1006BQ534LTGI 9FGV1006BQ550LTGI8 9FGV1006BQ534LTGI 9FGV1006BQ532LTGI 9FGV1006BQ532LTGI