### **MAX25205**

# **Gesture Sensor for Automotive Applications**

#### **General Description**

The MAX25205 is a low-cost data-acquisition system for gesture and proximity sensing. The MAX25205 recognizes the following independent gestures:

- Hand swipe gestures (left, right, up, and down)
- Finger and hand rotation (CW and CCW)
- Proximity detection

The proximity, hand detection, and gesture recognition functions of the MAX25205 operate by detecting the light reflected from the controlled IR-LED light source with an integrated 6x10-element optical sensor array. The MAX25205 can detect these gestures even when exposed to bright ambient light. A low-power, low-cost CPU, such as the MAX32630, is required to process the data from the sensor.

This discrete light source is created externally with one or more FETs driven directly from the MA25205. The light source's PWM duty cycle is programmable from 1/16 to 16/16. The LEDs are pulsed on one or more times in a programmable sequence that is repeated for every sample.

For flexibility, the MAX25205 supports two different serial communication protocols: I<sup>2</sup>C (400kHz) and SPI (6MHz).

The MAX25205 is available in a 4mm x 4mm, 20-pin, optical QFN package.

#### **Applications**

- Central Information Display Control
- Rear-Seat Entertainment Systems
- Door, Moon Roof, and Trunk Control
- Mechanical Switch Replacement
- Occupant Detection

#### **Benefits and Features**

- Low-Cost, Flexible Gesture-Sensing Solution for Automotive Applications
- Low-Power, Low-Cost External CPU Processes Sensor Output
- Supports Swipe, Rotation, and Proximity Gestures
- Highly Integrated
  - 60-Pixel IR Photodiode Array
  - · Integrated LED Driver
  - 400kHz I<sup>2</sup>C and 6MHz SPI Serial Interfaces
- Operates in 120k Lux Ambient Light
- AEC-Q100 Qualified
  - -40°C to +85°C Operation
  - MSL1
- Ultra-Low-Power Operation
  - 1mA at 3.3V
- Compact 4mm x 4mm x 1.35mm, 20-Pin, Side-Wettable QFN Package

Ordering Information appears at end of datasheet.

#### **Simplified System Diagram**





## **TABLE OF CONTENTS**

| General Description                                     | 1  |
|---------------------------------------------------------|----|
| Applications                                            | 1  |
| Benefits and Features                                   | 1  |
| Simplified System Diagram                               | 1  |
| Absolute Maximum Ratings                                | 5  |
| Package Information                                     | 5  |
| 4mm x 4mm QFN                                           | 5  |
| Electrical Characteristics                              | 5  |
| Pin Configuration                                       | 8  |
| MAX25205                                                | 8  |
| Pin Description                                         | 8  |
| Functional Diagrams                                     | 10 |
| Block Diagram                                           | 10 |
| Detailed Description                                    | 11 |
| Recommended Operating Conditions                        | 11 |
| Register Map                                            | 12 |
| MAX25205                                                | 12 |
| Register Details                                        | 15 |
| Applications Information                                | 28 |
| Principle of Operation                                  | 28 |
| Operation Mode                                          | 28 |
| CDS Mode 0                                              | 28 |
| CDS Mode 1                                              | 28 |
| MAX25205 Sample-Sequence Timing                         | 28 |
| Array Orientation                                       | 30 |
| I <sup>2</sup> C Serial Interface                       | 30 |
| Enabling I <sup>2</sup> C or SPI communications         | 30 |
| START and STOP Conditions                               | 31 |
| Early STOP Conditions                                   | 31 |
| Acknowledge                                             | 31 |
| Write Data Format                                       | 31 |
| Read Data Format                                        | 32 |
| SPI Interface                                           |    |
| Typical Application Circuits                            | 35 |
| Typical Application Circuit with External FET LED Drive | 35 |
| Typical Application Circuit with Internal Current Drive | 36 |
| Ordering Information                                    | 36 |
| Revision History                                        | 37 |

# MAX25205

# Gesture Sensor for Automotive Applications

| LIST OF FIGURES                                        |    |
|--------------------------------------------------------|----|
| Figure 1. Timing Setting: NCDS = 2, NRPT = 2, CRST = 1 | 29 |
| Figure 2. Timing Setting: NCDS = 2, NRPT = 2, CRST = 0 | 29 |
| Figure 3. Array Orientation Relative to Pin 1          | 30 |
| Figure 4. START, REPEAT START, STOP Conditions         | 30 |
| Figure 5. ACKNOWLEDGE                                  | 3  |
| Figure 6. Write 1 Byte                                 | 32 |
| Figure 7. Write n Bytes                                | 32 |
| Figure 8. Reading 1 Byte of Indexed Data               | 33 |
| Figure 9. Reading n Bytes of Indexed Data              | 33 |
| Figure 10. SPI Write                                   | 34 |
| Figure 11 SPI Read                                     | 34 |

# MAX25205

# Gesture Sensor for Automotive Applications

| LIST OF TABLES                            |    |
|-------------------------------------------|----|
| Table 1. Recommended Operating Conditions | 11 |
| Table 2. Sequence Timing Specification    | 29 |
| Table 3. I <sup>2</sup> C Slave Address   | 31 |

## **Absolute Maximum Ratings**

| LDO_IN to GND0.3V to +                                         | 6.0V Short-Circuit Between DRV and GNDContinuous                              |
|----------------------------------------------------------------|-------------------------------------------------------------------------------|
| PGND to GND0.3V to +                                           | 0.3V Continuous Power Dissipation (Multilayer Board) ( $T_A = +70^{\circ}C$ , |
| V <sub>LED</sub> , DRV to GND0.3V to                           | 3.6V derate 39.8 mW/°C above +70°C.)0mW to 2191mW                             |
| LDO_OUT to GND0.3V to                                          | 2.2V Operating Temperature Range40°C to 85°C                                  |
| V <sub>DD</sub> to GND0.3V to                                  | 2.2V Operating Junction Temperature+125°C                                     |
| V <sub>DDIO</sub> to GND0.3V t                                 |                                                                               |
| CS, SCL, SDA, INT, SYNC, SEL to GND0.3V to V <sub>DDIO</sub> + |                                                                               |
| DOUT, ELED to GND0.3V to V <sub>DDIO</sub> +                   |                                                                               |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### 4mm x 4mm QFN

| Package Code                           | Q2044Y+2         |
|----------------------------------------|------------------|
| Outline Number                         | <u>21-100404</u> |
| Land Pattern Number                    | 90-100083        |
| Thermal Resistance, Four-Layer Board:  |                  |
| Junction to Ambient (θ <sub>JA</sub> ) | 25.1 (C/W)       |
| Junction to Case (θ <sub>JC</sub> )    | 4.7 (C/W)        |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **Electrical Characteristics**

(MAX25205 Typical Application Circuit,  $V_{DDIO}$  = 1.7V to 5.5V, LDO\_IN = 2.7V to 5.5V,  $V_{LED}$  = 2.7V to 3.6V, LDO\_OUT connected to  $V_{DD}$ .  $T_A$  = -40°C to +85°C. Typ values:  $V_{DDIO}$  = 3.3V, LDO\_IN = 3.3V,  $V_{LED}$  = 3.3V,  $V_{A}$  = +25°C. (Note 1) Default register settings (Note 3).)

| PARAMETER                      | SYMBOL              | CONDITIONS                                                                  | MIN | TYP | MAX | UNITS |
|--------------------------------|---------------------|-----------------------------------------------------------------------------|-----|-----|-----|-------|
| DC Characteristics             |                     |                                                                             |     |     |     |       |
| LDO_IN Supply Voltage          | LDO IN              | Note 2                                                                      | 2.7 | 3.3 | 5.5 | V     |
| LDO_OUT Supply<br>Voltage      | LDO_OUT             |                                                                             | 1.7 | 1.8 | 2.0 | V     |
| V <sub>DD</sub> Supply Voltage | V <sub>DD</sub>     | Note 2                                                                      | 1.7 | 1.8 | 2.0 | V     |
| Logic Supply Voltage           | V <sub>DDIO</sub>   | Note 2                                                                      | 1.7 | 3.3 | 5.5 | V     |
| LDO_IN Current                 | I <sub>LDO_IN</sub> | LDO_OUT connected to V <sub>DD</sub> .                                      |     | 8.0 |     | mA    |
| Shutdown Current               | I <sub>SHDN</sub>   | Register 0x02 Bit 7 = 1                                                     |     | 6   |     | μA    |
| Power-Up Time                  | T <sub>ON</sub>     | $Note 4$ , $V_{LDO\_OUT} = V_{DD} = 1.7V$ , $V_{LDO\_IN} = V_{DDIO} = 2.7V$ |     | 6   |     | ms    |

## **Electrical Characteristics (continued)**

(MAX25205 Typical Application Circuit,  $V_{DDIO}$  = 1.7V to 5.5V, LDO\_IN = 2.7V to 5.5V,  $V_{LED}$  = 2.7V to 3.6V, LDO\_OUT connected to  $V_{DD}$ .  $T_A$  = -40°C to +85°C. Typ values:  $V_{DDIO}$  = 3.3V, LDO\_IN = 3.3V,  $V_{LED}$  = 3.3V,  $V_{A}$  = +25°C. (Note 1) Default register settings (Note 3).)

| PARAMETER                                             | SYMBOL           | CON                                      | IDITIONS                                                                                                        | MIN                         | TYP   | MAX                        | UNITS  |  |
|-------------------------------------------------------|------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------|-------|----------------------------|--------|--|
| IR LED DRIVER                                         |                  | -                                        |                                                                                                                 |                             |       |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 0000                                                                                                 |                             | 0     |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 0001                                                                                                 | 13.3                        |       |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 0010                                                                                                 |                             | 26.7  |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 0011                                                                                                 |                             | 40    |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 0100                                                                                                 |                             | 53.3  |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 0101                                                                                                 |                             | 66.7  |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 0110                                                                                                 |                             | 80    |                            |        |  |
| LED Current                                           |                  | DRV Voltage =                            | DRV[3:0] = 0111                                                                                                 |                             | 93.3  |                            | ]      |  |
| LED Current                                           | I <sub>LED</sub> | 1.8V                                     | DRV[3:0] = 1000                                                                                                 |                             | 106.7 |                            | mA     |  |
|                                                       |                  |                                          | DRV[3:0] = 1001                                                                                                 |                             | 120   |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 1010                                                                                                 |                             | 133.3 |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 1011                                                                                                 |                             | 146.7 |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 1100                                                                                                 |                             | 160   |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 1101                                                                                                 |                             | 173.3 |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 1110                                                                                                 |                             | 186.7 |                            |        |  |
|                                                       |                  |                                          | DRV[3:0] = 1111                                                                                                 | 180                         | 200   | 220                        |        |  |
| LED Current Accuracy                                  |                  | I <sub>LED</sub> = 200mA, V <sub>D</sub> | <sub>RV</sub> = 0.8V to 3.6V                                                                                    | -10                         |       | 10                         | %      |  |
| IR RECEIVER CHARACT                                   | ERISTICS         | •                                        |                                                                                                                 |                             |       |                            |        |  |
| Optical Response                                      |                  | with irradiance = 1<br>scale = 16384 cou | ollimated light source<br>75 µW/cm <sup>2</sup> . ADC full<br>nts. Optical response<br>conse of the center four |                             | 8000  |                            | Counts |  |
| DIGITAL CHARACTERIS                                   | TICS             |                                          |                                                                                                                 |                             |       |                            |        |  |
| Output Low-Voltage<br>SDA, INT                        | V <sub>OL</sub>  | I <sub>SINK</sub> = 6mA, oper            | n-drain outputs                                                                                                 |                             |       | 0.4                        | V      |  |
| Output Low-Voltage<br>DOUT, SYNC, ELED                | V <sub>OL</sub>  | I <sub>SINK</sub> = 1mA, CMC             | OS outputs                                                                                                      |                             |       | 0.4                        | V      |  |
| Output High Voltage<br>DOUT, SYNC, ELED               | V <sub>OH</sub>  | I <sub>SOURCE</sub> = 1mA, (             | CMOS outputs                                                                                                    | 0.75 x<br>V <sub>DDIO</sub> |       |                            | V      |  |
| Leakage Current                                       |                  |                                          |                                                                                                                 |                             |       | 1.0                        | μA     |  |
| Input Low Voltage SDA/<br>DIN, SCL, SEL, CS,<br>SYNC  | V <sub>IL</sub>  |                                          |                                                                                                                 |                             |       | 0.3 x<br>V <sub>DDIO</sub> | V      |  |
| Input High Voltage SDA/<br>DIN, SCL, SEL, CS,<br>SYNC | V <sub>IH</sub>  |                                          |                                                                                                                 | 0.7 x<br>V <sub>DDIO</sub>  |       |                            | V      |  |
| Input Capacitance                                     |                  |                                          |                                                                                                                 |                             | 3     |                            | pF     |  |

### **Electrical Characteristics (continued)**

(MAX25205 Typical Application Circuit,  $V_{DDIO}$  = 1.7V to 5.5V, LDO\_IN = 2.7V to 5.5V,  $V_{LED}$  = 2.7V to 3.6V, LDO\_OUT connected to  $V_{DD}$ .  $T_A$  = -40°C to +85°C. Typ values:  $V_{DDIO}$  = 3.3V, LDO\_IN = 3.3V,  $V_{LED}$  = 3.3V,  $V_{A}$  = +25°C. (Note 1) Default register settings (Note 3).)

| PARAMETER                         | SYMBOL           | CONDITIONS       | MIN | TYP  | MAX  | UNITS |
|-----------------------------------|------------------|------------------|-----|------|------|-------|
| Internal Oscillator<br>Frequency  |                  |                  | 2.5 | 2.56 | 2.62 | MHz   |
| I <sup>2</sup> C TIMING CHARACTE  | RISTICS SDA, S   | CL               | ·   |      |      |       |
| I <sup>2</sup> C Clock Rate       | f <sub>SCL</sub> | Note 2           |     |      | 400  | kHz   |
| SCL Pulse Width                   | t <sub>LOW</sub> | Note 4           | 1.3 |      |      |       |
| SCL Puise Width                   | tHIGH            | Note 4           | 0.6 |      |      | μs    |
| Data Hold Time                    | t <sub>HD</sub>  | Note 4           | 0   |      | 900  | ns    |
| Data Setup Time                   | t <sub>SU</sub>  | Note 4           | 100 |      |      | ns    |
| SPI TIMING CHARACTE               | RISTICS CS, SC   | CL, DIN and DOUT |     |      |      |       |
| SCL Frequency                     | f <sub>CLK</sub> | Note 2           |     |      | 6    | MHz   |
| SCL Pulse Width High              | t <sub>CH</sub>  | Note 4           | 75  |      |      | ns    |
| SCL Pulse Width Low               | t <sub>CL</sub>  | Note 4           | 75  |      |      | ns    |
| CS Fall to SCL Rise<br>Setup Time | tcss             | Note 4           | 25  |      |      | ns    |
| DIN to SCL Rise Setup<br>Time     | t <sub>DS</sub>  | Note 4           | 20  |      |      | ns    |
| DIN to SCL Rise Hold<br>Time      | t <sub>DH</sub>  | Note 4           | 10  |      |      | ns    |

- **Note 1:** Limits are 100% tested at  $T_A = +25^{\circ}C$  and  $T_A = +85^{\circ}C$ . Operation at  $T_A = -40^{\circ}C$  is guaranteed by design and characterization.
- Note 2: Condition of production test.
- Note 3: Default register settings 0x01 = 0x04, 0x02 = 0x02, 0x03 = 0x04, 0x04 = 0xAC, 0x05 = 0x08, 0x06 = 0x0A, 0xC1 = 0x0A, 0xA5 = 0x88, 0xA5 = 0x88, 0xA6 = 0x88, 0xA7 = 0x88, 0xA8 = 0x88, 0xA9 = 0x88.
- **Note 4:** Not production tested. Guaranteed by design and characterization.
- Note 5: Count up A, eliminate B mode. Default register setting with the following exceptions: 0x04 = 0xAE, 0x05 = 0x00.

## **Pin Configuration**

#### MAX25205



# **Pin Description**

| PIN | NAME            |                    | FUI                                                                                             | REF<br>SUPPLY | TYPE                |       |
|-----|-----------------|--------------------|-------------------------------------------------------------------------------------------------|---------------|---------------------|-------|
| 1   | LDO_IN          | 390Ω re            | et to low-noise (V <sub>N</sub> <150<br>esistor. Bypass with at le<br>pical Application Circuit | 3.3V          | Power               |       |
| 2   | LDO_OUT         | 1                  | with a 1.0µF ceramic connect to V <sub>DD</sub> (Pin 3                                          | 1.8V          | Regulated<br>Output |       |
| 3   | V <sub>DD</sub> | Connect digital of | t to LDO_OUT(Pin 2). \<br>ircuitry.                                                             | 1.8V          | Power               |       |
| 4   | <u>cs</u>       | SPI Chi            | SPI Chip Select/I <sup>2</sup> C Address Select    CS                                           |               |                     | Input |

Maxim Integrated | 8 www.maximintegrated.com

# **Pin Description (continued)**

| PIN      | NAME               | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | REF<br>SUPPLY     | TYPE               |
|----------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|
| 5        | SCL                | I <sup>2</sup> C Serial Clock. For I <sup>2</sup> C operation, pull up to V <sub>DDIO</sub> with 4.7kΩ.                                                                                                                                                                                                                                                                                                                                                                                    | V <sub>DDIO</sub> | Input              |
| 6, 8, 10 | NC                 | Connect to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                   | No Connect         |
| 7        | SDA/DIN            | When the SEL pin is connected to $V_{DD}$ , Pin 7 becomes SDA for I <sup>2</sup> C communication. When the SEL pin is connected to GND, Pin 7 becomes DIN or SPI communication. For I <sup>2</sup> C operation, pull SDA up to $V_{DDIO}$ with 4.7k $\Omega$ .                                                                                                                                                                                                                             | V <sub>DDIO</sub> | Input/Output       |
| 9        | DOUT               | SPI Data Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $V_{DDIO}$        | Output             |
| 11       | ELED               | External LED CMOS Level Voltage PWM Drive Output. This pin drives the gate of either a p-channel FET or an n-channel FET. A resistor in series with the FET's drain limits the maximum pulse current supplied to the external LED. ELED output level for a logic low is 0V and for a logic high is V <sub>DDIO</sub> .  Note: When using a 1.8V V <sub>DDIO</sub> , a MOSFET with very low threshold voltage (V <sub>TH</sub> <1V), should be used to ensure minimal R <sub>DS(ON)</sub> . | $V_{ m DDIO}$     | Output             |
| 12       | V <sub>LED</sub>   | ESD Protection for DRV Pin. Internal protection diodes clamp negative pulses to ground and positive pulses to the same supply used to supply the external LED. Bias V <sub>LED</sub> at 3.3V for typical applications. If the DRV pin is not used, it should be grounded to PGND.                                                                                                                                                                                                          | $V_{LED}$         | Power              |
| 13       | PGND               | LED driver ground when DRV pin is used to drive LED                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   | GND                |
| 14       | DRV                | Direct LED Current Drive. When the MAX25205 is configured for direct LED drive, connect the DRV pin to the cathode of the LED. Connect the LED's anode to the LED supply to V <sub>LED</sub> for ESD protection. When external current drive is not used, DRV should be grounded along with the V <sub>LED</sub> pin.                                                                                                                                                                      | VLED              | Output             |
| 15       | ĪNT                | Interrupt Signal. At the end of a conversion sample sequence, the $\overline{\text{INT}}$ pin goes low. The host $\mu P$ can monitor this pin to determine when the ADC output registers are ready to be read. $\overline{\text{INT}}$ pin should be pulled up with a 4.7k $\Omega$ resistor to $V_{DDIO}$ . The status register 0x00 must be read once for the $\overline{\text{INT}}$ pin to become active.                                                                              | V <sub>DDIO</sub> | Input/Output       |
| 16       | SYNC               | External Synchronization Pin. Driving SYNC with a controlled logic signal prevents simultaneous flashing of LEDs in systems configured with two MAX25205 sensors.                                                                                                                                                                                                                                                                                                                          | V <sub>DDIO</sub> | Input/Output       |
| 18       | V <sub>DDIO</sub>  | Digital I/O Supply Pin. The digital I/O is compatible with 1.8V, 3.3V, or 5V CMOS logic levels.                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>DDIO</sub> | Power              |
| 19       | SEL                | Serial Interface Mode Select:<br>$SEL = V_{DD}$ : $I^2C$<br>SEL = GND: $SPI$                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>DDIO</sub> | Input              |
| 17, 20   | GND                | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                   | GND                |
| EP       | Backside<br>Paddle | This pin must be connected to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   | Backside<br>Paddle |

## **Functional Diagrams**

## **Block Diagram**



### **Detailed Description**

The proximity, hand-detection, and gesture-recognition functions are achieved by detecting the light reflected from the controlled IR-LED light source while rejecting ambient light. An integrated 6x10-element optical sensor array performs the light measurements. This discrete light source is created externally with one or more FETs driven directly from the MA25205. The light source's PWM duty cycle is programmable from 1/16 to 16/16. The LEDs are pulsed on one or more times in a programmable sequence. This pulse sequence is repeated for every sample. A low-power, low-cost CPU such as the MAX32630 is required to process the data from the sensor.

## **Recommended Operating Conditions**

#### **Table 1. Recommended Operating Conditions**

| PARAMETER            | PIN NAME          | MIN       | TYP | MAX | UNIT                |
|----------------------|-------------------|-----------|-----|-----|---------------------|
|                      | LDO_IN            | 2.7       | 3.3 | 5.5 |                     |
| Supply Range         | $V_{DD}$          | 1.7       | 1.8 | 2   | V                   |
|                      | V <sub>DDIO</sub> | 1.7       | 3.3 | 5.5 | V                   |
| Bias Range           | V <sub>LED</sub>  | 2.7       | 3.3 | 3.6 |                     |
| Maximum Supply Noise | LDO_IN            | LDO_IN 15 |     |     | m)/                 |
|                      | $V_{DD}$          |           | 50  |     | · mV <sub>P-P</sub> |

# **Register Map**

## MAX25205

| ADDRESS  | NAME                            | MSB  |                |            |       |           |             |             | LSB   |
|----------|---------------------------------|------|----------------|------------|-------|-----------|-------------|-------------|-------|
| STATUS   |                                 |      |                |            |       | •         |             |             |       |
| 0x00     | INTERRUPT<br>STATUS[7:0]        | _    | _              | _          | PWRON | _         | EOCINT<br>S | _           | -     |
| CONFIGUR | ATION                           |      |                |            |       |           |             |             |       |
| 0x01     | MAIN<br>CONFIGURATION<br>1[7:0] | _    | E              | EXSYNC[2:0 | 0]    | _         | EOCINT<br>E | -           | -     |
| 0x02     | MAIN<br>CONFIGURATION<br>2[7:0] | SHDN | RESET          | _          | SYNC  | OSEN      | OSTRIG      | -           | _     |
| 0x03     | SEQ CONFIGURATION 1[7:0]        |      | SDL            | Y[3:0]     |       |           | TIM[2:0]    |             | _     |
| 0x04     | SEQ CONFIGURATION 2[7:0]        |      | NRPT[2:0]      |            |       | NCDS[2:0] |             | CDSMO<br>DE | -     |
| 0x05     | AFE CONFIGURATION[7:0]          | _    | ALC_CO<br>ARSE | _          | _     | ALCEN     | _           | PGA         | [1:0] |
| 0x06     | LED<br>CONFIGURATION[7:0]       | _    | _              | _          | _     |           | DRV         | /[3:0]      |       |
| ADC      |                                 |      |                |            |       |           |             |             |       |
| 0x10     | ADC00H[7:0]                     | _    | _              | _          | _     | _         | _           | _           | _     |
| 0x11     | ADC00L[7:0]                     | _    | _              | _          | _     | _         | _           | _           | _     |
| 0x12     | ADC01H[7:0]                     | _    | _              | _          | _     | _         | _           | _           | _     |
| 0x13     | ADC01L[7:0]                     | _    | _              | _          | _     | _         | _           | _           | _     |
| 0x14     | ADC02H[7:0]                     | _    | _              | _          | _     | -         | _           | _           | -     |
| 0x15     | ADC02L[7:0]                     | _    | _              | _          | -     | -         | _           | -           | -     |
| 0x16     | ADC03H[7:0]                     | _    | _              | _          | _     | _         | _           | _           | _     |
| 0x17     | ADC03L[7:0]                     | _    | _              | _          | _     | _         | _           | _           | _     |
| 0x18     | ADC04H[7:0]                     | _    | _              | _          | _     | -         | _           | -           | _     |
| 0x19     | ADC04L[7:0]                     | _    | _              | _          | _     | _         | _           | _           | -     |
| 0x1A     | ADC05H[7:0]                     | _    | _              | _          | -     | -         | _           | -           | -     |
| 0x1B     | ADC05L[7:0]                     | _    | _              | _          | _     | _         | _           | _           | _     |
| 0x1C     | ADC06H[7:0]                     | _    | _              | _          | _     | -         | _           | _           | -     |
| 0x1D     | ADC06L[7:0]                     | -    | _              | _          | _     | -         | _           | -           | -     |
| 0x1E     | ADC07H[7:0]                     | _    | _              | _          | _     | -         | _           | -           | -     |
| 0x1F     | ADC07L[7:0]                     | -    | _              | _          | _     | -         | _           | -           | -     |
| 0x20     | ADC08H[7:0]                     | -    | _              | _          | _     | -         | _           | _           | -     |
| 0x21     | ADC08L[7:0]                     | _    | _              | _          | _     | -         | _           | -           | _     |
| 0x22     | ADC09H[7:0]                     | -    | _              | _          | _     | -         | _           | -           | _     |
| 0x23     | ADC09L[7:0]                     | _    | _              | _          | _     | -         | _           | -           | -     |
| 0x24     | ADC10H[7:0]                     | -    | _              | _          | _     | -         | _           | -           | -     |

| ADDRESS | NAME        | MSB |   |   |   |   |   |   | LSB |
|---------|-------------|-----|---|---|---|---|---|---|-----|
| 0x25    | ADC10L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x26    | ADC11H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x27    | ADC11L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x28    | ADC12H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x29    | ADC12L[7:0] | _   | _ | _ | _ | _ | _ | _ | -   |
| 0x2A    | ADC13H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x2B    | ADC13L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x2C    | ADC14H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x2D    | ADC14L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x2E    | ADC15H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x2F    | ADC15L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x30    | ADC16H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x31    | ADC16L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x32    | ADC17H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x33    | ADC17L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x34    | ADC18H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x35    | ADC18L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x36    | ADC19H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x37    | ADC19L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x38    | ADC20H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x39    | ADC20L[7:0] | _   | _ | - | _ | _ | - | - | -   |
| 0x3A    | ADC21H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x3B    | ADC21L[7:0] | _   | _ | _ | _ | _ | _ | _ | -   |
| 0x3C    | ADC22H[7:0] | _   | _ | _ | _ | _ | _ | _ | -   |
| 0x3D    | ADC22L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x3E    | ADC23H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x3F    | ADC23L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x40    | ADC24H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x41    | ADC24L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x42    | ADC25H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x43    | ADC25L[7:0] | _   | _ | _ | _ | _ | _ | - | _   |
| 0x44    | ADC26H[7:0] | _   | _ | - | _ | _ | - | - | -   |
| 0x45    | ADC26L[7:0] | _   | _ | - | _ | _ | _ | - | _   |
| 0x46    | ADC27H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x47    | ADC27L[7:0] | _   | _ | _ | _ | _ | _ | _ | -   |
| 0x48    | ADC28H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x49    | ADC28L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x4A    | ADC29H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x4B    | ADC29L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x4C    | ADC30H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x4D    | ADC30L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |

| ADDRESS | NAME        | MSB |   |   |   |   |   |   | LSB |
|---------|-------------|-----|---|---|---|---|---|---|-----|
| 0x4E    | ADC31H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x4F    | ADC31L[7:0] | _   | _ | _ | _ | - | _ | _ | _   |
| 0x50    | ADC32H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x51    | ADC32L[7:0] | _   | _ | _ | _ | - | _ | _ | _   |
| 0x52    | ADC33H[7:0] | _   | _ | _ | _ | - | - | _ | _   |
| 0x53    | ADC33L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x54    | ADC34H[7:0] | _   | _ | _ | _ | - | _ | _ | _   |
| 0x55    | ADC34L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x56    | ADC35H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x57    | ADC35L[7:0] | _   | _ | _ | _ | _ | _ | - | _   |
| 0x58    | ADC36H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x59    | ADC36L[7:0] | _   | _ | _ | _ | _ | _ | - | _   |
| 0x5A    | ADC37H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x5B    | ADC37L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x5C    | ADC38H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x5D    | ADC38L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x5E    | ADC39H[7:0] | _   | _ | _ | _ | _ | _ | - | _   |
| 0x5F    | ADC39L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x60    | ADC40H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x61    | ADC40L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x62    | ADC41H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x63    | ADC41L[7:0] | _   | _ | _ | _ | - | _ | _ | _   |
| 0x64    | ADC42H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x65    | ADC42L[7:0] | _   | _ | _ | _ | - | _ | _ | _   |
| 0x66    | ADC43H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x67    | ADC43L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x68    | ADC44H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x69    | ADC44L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x6A    | ADC45H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x6B    | ADC45L[7:0] | _   | _ | _ | _ | - | - | - | -   |
| 0x6C    | ADC46H[7:0] | _   | _ | - | _ | - | - | - | -   |
| 0x6D    | ADC46L[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x6E    | ADC47H[7:0] | _   | ı | _ | _ | - | _ | _ | _   |
| 0x6F    | ADC47L[7:0] | _   | _ | - | _ | - | - | - | -   |
| 0x70    | ADC48H[7:0] | -   | _ | _ | _ | - | _ | _ | -   |
| 0x71    | ADC48L[7:0] | -   | _ | _ | _ | - | _ | _ | _   |
| 0x72    | ADC49H[7:0] | -   | - | _ | _ | - | _ | _ | -   |
| 0x73    | ADC49L[7:0] | -   | _ | _ | _ | - | _ | - | -   |
| 0x74    | ADC50H[7:0] | _   | _ | _ | _ | _ | _ | _ | _   |
| 0x75    | ADC50L[7:0] | -   | _ | _ | _ | - | _ | _ | -   |
| 0x76    | ADC51H[7:0] | -   | _ | _ | _ | - | _ | _ | _   |

| ADDRESS     | NAME                      | MSB         |       |         |   |             |        |             | LSB          |
|-------------|---------------------------|-------------|-------|---------|---|-------------|--------|-------------|--------------|
| 0x77        | ADC51L[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| 0x78        | ADC52H[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| 0x79        | ADC52L[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| 0x7A        | ADC53H[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| 0x7B        | ADC53L[7:0]               | _           | -     | _       | _ | _           | -      | _           | _            |
| 0x7C        | ADC54H[7:0]               | -           | -     | -       | _ | -           | -      | -           | -            |
| 0x7D        | ADC54L[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| 0x7E        | ADC55H[7:0]               | _           | _     | _       | _ | _           | _      | _           | -            |
| 0x7F        | ADC55L[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| 0x80        | ADC56H[7:0]               | _           | -     | _       | - | _           | -      | _           | -            |
| 0x81        | ADC56L[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| 0x82        | ADC57H[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| 0x83        | ADC57L[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| 0x84        | ADC58H[7:0]               | _           | _     | _       | _ | _           | -      | _           | _            |
| 0x85        | ADC58L[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| 0x86        | ADC59H[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| 0x87        | ADC59L[7:0]               | _           | _     | _       | _ | _           | _      | _           | _            |
| CHANNEL     | GAIN TRIMS                | •           |       |         |   |             |        |             |              |
| 0xA5        | COLUMN GAIN 2.<br>1[7:0]  |             | CGAI  | N2[3:0] |   | CGAIN1[3:0] |        |             |              |
| 0xA6        | COLUMN GAIN 4.<br>3[7:0]  |             | CGAI  | N4[3:0] |   |             | CGAI   | N3[3:0]     |              |
| 0xA7        | COLUMN GAIN 6,<br>5[7:0]  |             | CGAIN | N6[3:0] |   |             | CGAI   | N5[3:0]     |              |
| 0xA8        | COLUMN GAIN 8.<br>7[7:0]  | CGAIN8[3:0] |       |         |   |             | CGAI   | N7[3:0]     |              |
| 0xA9        | COLUMN GAIN 10.<br>9[7:0] |             | CGAIN | 10[3:0] |   | CGAIN9[3:0] |        |             |              |
| LED CONTROL |                           |             |       |         |   |             |        |             |              |
| 0xC1        | LED_CTRL[7:0]             | _           | _     | _       | _ | GAINSE<br>L | DRV_EN | ELED_E<br>N | ELED_P<br>OL |

## **Register Details**

#### **INTERRUPT STATUS (0x00)**

|                | * |   |   |           |   |           |   |   |
|----------------|---|---|---|-----------|---|-----------|---|---|
| BIT            | 7 | 6 | 5 | 4         | 3 | 2         | 1 | 0 |
| Field          | - | - | - | PWRON     | - | EOCINTS   | _ | _ |
| Reset          | - | - | - |           | - |           | _ | _ |
| Access<br>Type | _ | _ | _ | Read Only | - | Read Only | _ | _ |

| BITFIELD | BITS | DESCRIPTION                 | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|----------|------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PWRON    | 4    | Power On Reset              | PWRON = 1 indicates that a power-up event occurred, either because the part was turned on, or because there was a power-supply voltage glitch. All interrupt threshold settings in the registers are reset to power-on-default states, and should be examined if necessary. The INT pin is also pulled low. Once this bit is set, the only way to clear this bit is to read this register.  PWRON = 0 indicates normal operation; no interrupt event occurred. |  |
|          |      |                             | EOCINTS = 1 indicates that the most recent sample cycle has ended, and the newest ADC values are readable. This bit will be cleared in one of the following ways:  - Main Status Register is read.                                                                                                                                                                                                                                                             |  |
|          |      |                             | - Any of the four gesture/proximity ADC output registers is read.                                                                                                                                                                                                                                                                                                                                                                                              |  |
| EOCINTS  | 2    | End Of Conversion Interrupt | - A new sample cycle begins.                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|          |      |                             | The INT pin is also cleared when EOCINTS = 1                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|          |      |                             | This bit is always set to $0$ if the EOCINTE bit is set to $0$ , and the external $\overline{\text{INT}}$ will not react to an end of conversion.                                                                                                                                                                                                                                                                                                              |  |
|          |      |                             | EOCINTS = 0 indicates that no interrupt trigger event occurred.                                                                                                                                                                                                                                                                                                                                                                                                |  |

## **MAIN CONFIGURATION 1 (0x1)**

| BIT            | 7 | 6 | 5           | 4 | 3 | 2           | 1 | 0 |
|----------------|---|---|-------------|---|---|-------------|---|---|
| Field          | _ |   | EXSYNC[2:0] |   | _ | EOCINTE     | _ | _ |
| Reset          | _ |   | 0b000       |   | _ | 0b1         | _ | _ |
| Access<br>Type | - |   | Write, Read |   | _ | Write, Read | - | _ |

| BITFIELD | BITS | DESCRIPTION                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DECODE                                                                                                                                              |  |
|----------|------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|
|          |      |                                    | The 3 bits of EXSYNC[2:0] control the external synchronization feature of the MAX25205. This is required for the case where two MAX25205 devices are used in a system, and a means is needed to avoid simultaneous flashing of the two LEDs. If the host processor is available to perform this function, then the internal SNYC and one-shot modes described later can be used. If the host processor is not available to coordinate the sample timing, then the two MAX25205 parts in the system must self-coordinate by communicating through the SYNC pin. The 3 bits of EXSYNC control the operation of the SYNC pin for this purpose. |                                                                                                                                                     |  |
|          |      |                                    | EXSYNC[2:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Function                                                                                                                                            |  |
| EXSYNC   | 6:4  | External Sync                      | 000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The SYNC pin is set to input, but has no function. The customer must tie the pin to a logic-high, low voltage, or to a pulldown or pullup resistor. |  |
|          |      |                                    | 001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The SYNC pin is set to input, and this MAX25205 functions as an LED SYNC slave                                                                      |  |
|          |      |                                    | 010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The SYNC pin is set to output, and this MAX25205 functions as an LED SYNC master                                                                    |  |
|          |      |                                    | 011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Same as 000                                                                                                                                         |  |
|          |      |                                    | 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Same as 000                                                                                                                                         |  |
|          |      |                                    | 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Same as 000                                                                                                                                         |  |
|          |      |                                    | 110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Same as 000                                                                                                                                         |  |
|          |      |                                    | 111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Same as 000                                                                                                                                         |  |
| EOCINTE  | 2    | End-of-Conversion Interrupt Enable | ECOINTE = 1 enables the end-of-conversion interrupt. An end-of-conversion event triggers a hardware interrupt in which the INT pin is pulled low and EOCINTS bit (register 0x00[2]) is set high.  Note: INT is cleared from the active state after six clock cycles if the processor does not clear it first by reading the status register.                                                                                                                                                                                                                                                                                                |                                                                                                                                                     |  |

### **MAIN CONFIGURATION 2 (0x2)**

| BIT            | 7           | 6           | 5 | 4           | 3           | 2           | 1 | 0 |
|----------------|-------------|-------------|---|-------------|-------------|-------------|---|---|
| Field          | SHDN        | RESET       | _ | SYNC        | OSEN        | OSTRIG      | _ | _ |
| Reset          | 0b0         | 0b0         | _ | 0b0         | 0b0         | 0b0         | _ | - |
| Access<br>Type | Write, Read | Write, Read | _ | Write, Read | Write, Read | Write, Read | - | _ |

| BITFIELD | BITS | DESCRIPTION              | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|----------|------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SHDN     | 7    | Shutdown Control         | SHDN = 1 places the MAX25205 into a power-save mode. While all registers remain accessible and retain data, ADC conversion data contained in them are previous values. Writable registers also remain accessible in shutdown. All interrupts are cleared.  SHDN = 0 places the MAX25205 in normal                                                                                                                                                                                                                                                                                     |  |  |  |
|          |      |                          | operation. When the part returns from shutdown, the data in the registers is not current until the first conversion cycle is completed.                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| RESET    | 6    | Reset Control            | RESET = 1 triggers the power-on-reset sequence. All configuration, threshold, and data registers are reset to power-on state by writing a 1 to this bit, and an internal hardware reset pulse is generated. This bit then automatically becomes 0 after the RESET sequence is completed. Post-reset, the PWRON Interrupt is triggered.                                                                                                                                                                                                                                                |  |  |  |
|          |      |                          | RESET = 0 configures the MAX25205 for normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| SYNC     | 4    | Master Slave Synchronize | This bit is used for synchronizing and staggering LED pulses when multiple devices are used in the system. This prevents two devices from flashing their LED at the same time. This is a self-clearing bit. When set to 1, it resets to 0 after one I <sup>2</sup> C clock. The rising edge of this bit aborts the current ADC conversion cycle and starts a new ADC conversion cycle (ADC conversion cycle includes LED pulse, precharge, and ADC conversion/integration time). The ADC conversion cycles repeat after the delay set by SDLY[3:0].                                   |  |  |  |
|          |      |                          | Note 1: This scheme will not work for short SDLY settings. When multiple devices are used in a system, there is a limit on the minimum SDLY. The SDLY of the master must be larger than the integration time of the slave.  Note 2: The software may periodically execute the                                                                                                                                                                                                                                                                                                         |  |  |  |
|          |      |                          | sync sequence to take care of clock drift and mismatch on multiple devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| OSEN     | 3    | One-Shot Mode Enable     | This bit enables one-shot mode. In this mode, the parameter SDLY is ignored, and no samples are automatically initiated. Instead, the system waits in idle mode until the bit OSTRIG (one-shot trigger) is set. This mode is used if the host processor requires full control over the timing of sample sequences, such as the case where there are multiple MAX25205 devices in one system. When combined with the EOCINT feature, the processor can be in full control of the start of a sample sequence, and then can be alerted when the sequence is done. When cleared to 0, the |  |  |  |

| BITFIELD | BITS | DESCRIPTION      | DECODE                                                                                                                                                                                                                               |
|----------|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |      |                  | The bit OSTRIG is used for initiating one ADC conversion cycle under software control when OSEN is set to 1. When OSEN is set to 0, OSTRIG is ignored.                                                                               |
| OSTRIG   | 2    | One-Shot Trigger | This is a self-clearing bit. When set to 1, it resets to 0 after one I <sup>2</sup> C clock. The rising edge of this bit starts an ADC conversion cycle. The cycle does not repeat until OSTRIG is cleared, and then set to 1 again. |

## **SEQ CONFIGURATION 1 (0x3)**

| BIT            | 7 | 6      | 5      | 4 | 3        | 2 | 1 | 0 |
|----------------|---|--------|--------|---|----------|---|---|---|
| Field          |   | SDL'   | Y[3:0] |   | TIM[2:0] |   |   | - |
| Reset          |   | 0b0    | 111    |   |          | - |   |   |
| Access<br>Type |   | Write, | Read   |   |          | _ |   |   |

| BITFIELD | BITS | DESCRIPTION             |                                                                                                                                                                                                                      | DE              | CODE                          |  |  |
|----------|------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------|--|--|
|          |      |                         | SDLY<br>[3:0]                                                                                                                                                                                                        | Clock<br>Counts | Delay Between<br>Samples (ms) |  |  |
|          |      |                         | 0000                                                                                                                                                                                                                 | 0               | 0                             |  |  |
|          |      |                         | 0001                                                                                                                                                                                                                 | 3998            | 1.56                          |  |  |
|          |      |                         | 0010                                                                                                                                                                                                                 | 7995            | 3.12                          |  |  |
|          |      |                         | 0011                                                                                                                                                                                                                 | 15990           | 6.25                          |  |  |
|          |      |                         | 0100                                                                                                                                                                                                                 | 31980           | 12.49                         |  |  |
|          |      |                         | 0101                                                                                                                                                                                                                 | 63960           | 24.98                         |  |  |
|          |      |                         | 0110                                                                                                                                                                                                                 | 127920          | 49.97                         |  |  |
| SDLY     | 7:4  | End of Conversion Delay | 0111                                                                                                                                                                                                                 | 255840          | 99.94                         |  |  |
|          |      |                         | 1000                                                                                                                                                                                                                 | 511680          | 199.98                        |  |  |
|          |      |                         | 1001                                                                                                                                                                                                                 | 1023360         | 399.75                        |  |  |
|          |      |                         | 1010                                                                                                                                                                                                                 | 2046720         | 799.5                         |  |  |
|          |      |                         | 1011-<br>1111                                                                                                                                                                                                        | 4093440         | 1599                          |  |  |
|          |      |                         | The 4 bits of SDLY[3:0] define 12 different sampledelay times for all channels. This added delay can be used to save power in power-sensitive applications where the 60 ADC do not need to be sampling continuously. |                 |                               |  |  |

| BITFIELD | BITS | DESCRIPTION      |                                                                                         | DECODE                   |      |  |  |
|----------|------|------------------|-----------------------------------------------------------------------------------------|--------------------------|------|--|--|
|          |      |                  | The 3 bits of TIM[2:0] set the integration time for the ADC conversion, as shown below. |                          |      |  |  |
|          |      | TIM[2:0]         | LED Pulse Width (clock counts)                                                          | Integration<br>Time (µs) |      |  |  |
|          |      | 000              | 16                                                                                      | 6.25                     |      |  |  |
|          |      | Integration Time | 001                                                                                     | 32                       | 12.5 |  |  |
| TIM      | 3:1  |                  | 010                                                                                     | 64                       | 25.0 |  |  |
|          |      |                  | 011                                                                                     | 128                      | 50.0 |  |  |
|          |      |                  | 100                                                                                     | 256                      | 100  |  |  |
|          |      | 101              | 512                                                                                     | 200                      |      |  |  |
|          |      |                  | 110                                                                                     | 1024                     | 400  |  |  |
|          |      |                  | 111                                                                                     | 2048                     | 800  |  |  |

## **SEQ CONFIGURATION 2 (0x4)**

| BIT            | 7 | 6           | 5 | 4     | 3           | 2   | 1           | 0 |
|----------------|---|-------------|---|-------|-------------|-----|-------------|---|
| Field          |   | NRPT[2:0]   |   |       | NCDS[2:0]   |     | CDSMODE     | _ |
| Reset          |   | 0b100       |   | 0b100 |             | 0b0 | _           |   |
| Access<br>Type |   | Write, Read |   |       | Write, Read |     | Write, Read | _ |

| BITFIELD | BITS | DESCRIPTION       |                                                                                         | DECODE                                                                                                                                                                                                                                                       |
|----------|------|-------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |      |                   | sequence is re<br>sequence is id<br>single ALC pul<br>B pairs, as set<br>counters are n | s the number of times the CDS peated. Each repeat of the CDS entical to the previous—there is a se followed by one or more CDS A/ by NCDS[2:0]. The integration ot reset during this repetitive y continue to accumulate the count.  Number of CDS sequences |
| NDDT     | 7:5  | Number of Repeats | 000                                                                                     | 1                                                                                                                                                                                                                                                            |
| NRPT     | 7:5  |                   | 001                                                                                     | 2                                                                                                                                                                                                                                                            |
|          |      |                   | 010                                                                                     | 4                                                                                                                                                                                                                                                            |
|          |      |                   | 011                                                                                     | 8                                                                                                                                                                                                                                                            |
|          |      |                   | 100                                                                                     | 16                                                                                                                                                                                                                                                           |
|          |      |                   | 101                                                                                     | 32                                                                                                                                                                                                                                                           |
|          |      |                   | 110                                                                                     | 64                                                                                                                                                                                                                                                           |
|          |      |                   | 111                                                                                     | 128                                                                                                                                                                                                                                                          |
|          |      |                   |                                                                                         |                                                                                                                                                                                                                                                              |

| BITFIELD | BITS | DESCRIPTION                       |                                                                                                 | DECODE                                                                                                                                                                                                                                                                                                     |
|----------|------|-----------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |      |                                   | times that the<br>single sample<br>Setting nCDS<br>programmed<br>repeated nCI<br>The integratio | ets the value of nCDS, the number of e CDS sequence is repeated within a e cycle after a single pulse of ALC. It to a value greater than 1 causes the CDS sequence (Mode 0 or 1) to be DS times after the single ALC pulse. On counters are not reset during the ed sequences; they continue to the count. |
| NCDS     | 4:2  | Number of Coherent Double Samples | NCDS[2:0]                                                                                       | Number of CDS sequences following a single ALC pulse                                                                                                                                                                                                                                                       |
|          |      |                                   | 000                                                                                             | 1                                                                                                                                                                                                                                                                                                          |
|          |      |                                   | 001                                                                                             | 2                                                                                                                                                                                                                                                                                                          |
|          |      |                                   | 010                                                                                             | 4                                                                                                                                                                                                                                                                                                          |
|          |      |                                   | 011                                                                                             | 8                                                                                                                                                                                                                                                                                                          |
|          |      |                                   | 100                                                                                             | 16                                                                                                                                                                                                                                                                                                         |
|          |      |                                   | 101                                                                                             | 32                                                                                                                                                                                                                                                                                                         |
|          |      |                                   | 110                                                                                             | 64                                                                                                                                                                                                                                                                                                         |
|          |      |                                   | 111                                                                                             | 128                                                                                                                                                                                                                                                                                                        |
|          |      |                                   | CDSMODE                                                                                         | Description                                                                                                                                                                                                                                                                                                |
| CDSMODE  | 1    | Coherent Double Sampling Mode     | 0                                                                                               | Count up during sequence A and down during sequence B                                                                                                                                                                                                                                                      |
|          |      |                                   | 1                                                                                               | Count up during sequence A, do not subtract sequence B                                                                                                                                                                                                                                                     |

## **AFE CONFIGURATION (0x5)**

| BIT            | 7 | 6              | 5 | 4 | 3           | 2 | 1           | 0  |
|----------------|---|----------------|---|---|-------------|---|-------------|----|
| Field          | _ | ALC_COAR<br>SE | - | - | ALCEN       | - | PGA[1:0]    |    |
| Reset          | _ | 0b0            | - | - | 0b1         | - | 0b          | 00 |
| Access<br>Type | - | Write, Read    | - | - | Write, Read | _ | Write, Read |    |

| BITFIELD       | BITS | DESCRIPTION                              | DECODE                                                                                                                                                                                                      |
|----------------|------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALC_COARS<br>E | 6    | ALC Coarse Current Correction            | Factory use only. Set to 0.                                                                                                                                                                                 |
| ALCEN          | 3    | Coarse Ambient Light Compensation Enable | ALCEN enables the coarse ambient light compensation circuits in the 60 analog front end channels.  0 = coarse ambient light compensation is not enabled.  1 = coarse ambient light compensation is enabled. |

| BITFIELD | BITS                               | DESCRIPTION                |                   | DECODE                                               |     |
|----------|------------------------------------|----------------------------|-------------------|------------------------------------------------------|-----|
|          |                                    |                            |                   | GA[1:0] set the gain rang cording to the table below |     |
|          |                                    | PGA[1:0]                   | Relative ADC Gain | I <sub>REF</sub> (nA)                                |     |
| PGA      | PGA 1:0 Programable Gain Amplifier | Programable Gain Amplifier | 00                | 1                                                    | 16  |
| . 0/1    | 1.0                                | Trogramasio Sam / anpinoi  | 01                | 1/4                                                  | 64  |
|          |                                    | 10                         | 1/16              | 256                                                  |     |
|          |                                    |                            | 11                | 1/32                                                 | 512 |

## **LED CONFIGURATION (0x6)**

| BIT            | 7 | 6 | 5 | 4 | 3        | 2      | 1    | 0 |
|----------------|---|---|---|---|----------|--------|------|---|
| Field          | _ | _ | _ | _ | DRV[3:0] |        |      |   |
| Reset          | _ | - | - | _ | 0b0000   |        |      |   |
| Access<br>Type | _ | _ | _ | _ |          | Write, | Read |   |

| BITS | DESCRIPTION                                                  |                                                                                                                            | DECODE                                                                                                                                                                                                                                                                                  |
|------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                                                              | DRV[3:0]                                                                                                                   | DUTY CYCLE                                                                                                                                                                                                                                                                              |
|      |                                                              | 0000                                                                                                                       | 1/16                                                                                                                                                                                                                                                                                    |
|      |                                                              | 0001                                                                                                                       | 2/16                                                                                                                                                                                                                                                                                    |
|      |                                                              | 0010                                                                                                                       | 3/16                                                                                                                                                                                                                                                                                    |
|      |                                                              | 0011                                                                                                                       | 4/16                                                                                                                                                                                                                                                                                    |
|      |                                                              | 0100                                                                                                                       | 5/16                                                                                                                                                                                                                                                                                    |
|      |                                                              | 0101                                                                                                                       | 6/16                                                                                                                                                                                                                                                                                    |
|      |                                                              | 0110                                                                                                                       | 7/16                                                                                                                                                                                                                                                                                    |
|      |                                                              | 0111                                                                                                                       | 8/16                                                                                                                                                                                                                                                                                    |
|      |                                                              | 1000                                                                                                                       | 9/16                                                                                                                                                                                                                                                                                    |
|      |                                                              | 1001                                                                                                                       | 10/16                                                                                                                                                                                                                                                                                   |
|      |                                                              | 1010                                                                                                                       | 11/16                                                                                                                                                                                                                                                                                   |
|      |                                                              | 1011                                                                                                                       | 12/16                                                                                                                                                                                                                                                                                   |
|      |                                                              | 1100                                                                                                                       | 13/16                                                                                                                                                                                                                                                                                   |
|      |                                                              | 1101                                                                                                                       | 14/16                                                                                                                                                                                                                                                                                   |
|      | One of the following:                                        | 1110                                                                                                                       | 15/16                                                                                                                                                                                                                                                                                   |
|      | • LED PWM drive setting when ELED_EN = 1                     | 1111                                                                                                                       | 16/16                                                                                                                                                                                                                                                                                   |
| 3:0  | and DRV_EN = 0  • I FD current drive setting when FI FD FN = |                                                                                                                            |                                                                                                                                                                                                                                                                                         |
|      | 0 and DRV = 1.                                               |                                                                                                                            |                                                                                                                                                                                                                                                                                         |
|      |                                                              |                                                                                                                            | 0                                                                                                                                                                                                                                                                                       |
|      |                                                              |                                                                                                                            | 13.3                                                                                                                                                                                                                                                                                    |
|      |                                                              |                                                                                                                            | 26.7                                                                                                                                                                                                                                                                                    |
|      |                                                              |                                                                                                                            | 40                                                                                                                                                                                                                                                                                      |
|      |                                                              |                                                                                                                            | 53.3                                                                                                                                                                                                                                                                                    |
|      |                                                              |                                                                                                                            | 66.7<br>80                                                                                                                                                                                                                                                                              |
|      |                                                              |                                                                                                                            | 93.3                                                                                                                                                                                                                                                                                    |
|      |                                                              |                                                                                                                            | 106.7                                                                                                                                                                                                                                                                                   |
|      |                                                              |                                                                                                                            | 120                                                                                                                                                                                                                                                                                     |
|      |                                                              |                                                                                                                            | 133.3                                                                                                                                                                                                                                                                                   |
|      |                                                              |                                                                                                                            | 146.7                                                                                                                                                                                                                                                                                   |
|      |                                                              | 1100                                                                                                                       | 160                                                                                                                                                                                                                                                                                     |
|      |                                                              | 1101                                                                                                                       | 173.3                                                                                                                                                                                                                                                                                   |
|      |                                                              | 1110                                                                                                                       | 186.7                                                                                                                                                                                                                                                                                   |
|      |                                                              | 1111                                                                                                                       | 200                                                                                                                                                                                                                                                                                     |
|      | <b>BITS</b> 3:0                                              | One of the following:  • LED PWM drive setting when ELED_EN = 1 and DRV_EN = 0  • LED current drive setting when ELED_EN = | One of the following:  • LED PWM drive setting when ELED_EN = 1 and DRV_EN = 0  • LED current drive setting when ELED_EN = 0 and DRV = 1.  DRV [3:0]  0000 0001 0010 0111 1100 1101 1110 1111 0100 0000 0000 0000 0001 0010 0011 0110 0110 0111 1100 1101 1110 0111 1100 1101 1110 1110 |

#### COLUMN GAIN 2, 1 (0xA5)

| BIT            | 7 | 6             | 5       | 4 | 3 2 1 0     |        |      |  |  |
|----------------|---|---------------|---------|---|-------------|--------|------|--|--|
| Field          |   | CGAI          | N2[3:0] |   | CGAIN1[3:0] |        |      |  |  |
| Reset          |   | 0b1000 0b1000 |         |   |             |        |      |  |  |
| Access<br>Type |   | Write         | , Read  |   |             | Write, | Read |  |  |

| BITFIELD | BITS | DESCRIPTION   |               | DECODE                                                                                  |                 |
|----------|------|---------------|---------------|-----------------------------------------------------------------------------------------|-----------------|
| BIIFIELD | 0113 | DESCRIPTION   | entire 60-c   | ten different 4-bit column<br>channel array. Each trim vo<br>ten columns in the pixel a | alue applies to |
|          |      |               | GAIN<br>(hex) | I <sub>REF</sub> Multiplication Factor                                                  | Gain<br>Factor  |
|          |      |               | 0x00          | 3.06                                                                                    | 0.33            |
|          |      |               | 0x01          | 2.71                                                                                    | 0.37            |
|          |      |               | 0x02          | 2.35                                                                                    | 0.43            |
|          |      |               | 0x03          | 2.06                                                                                    | 0.49            |
|          |      |               | 0x04          | 1.77                                                                                    | 0.56            |
| CGAIN2   | 7:4  | Column Gain 2 | 0x05          | 1.55                                                                                    | 0.65            |
|          |      |               | 0x06          | 1.33                                                                                    | 0.75            |
|          |      |               | 0x07          | 1.17                                                                                    | 0.86            |
|          |      |               | 0x08          | 1.00                                                                                    | 1.00            |
|          |      |               | 0x09          | 0.88                                                                                    | 1.14            |
|          |      |               | 0x0A          | 0.75                                                                                    | 1.33            |
|          |      |               | 0x0B          | 0.66                                                                                    | 1.53            |
|          |      |               | 0x0C          | 0.56                                                                                    | 1.79            |
|          |      |               | 0x0D          | 0.49                                                                                    | 2.04            |
|          |      |               | 0x0E          | 0.42                                                                                    | 2.38            |
|          |      |               | 0x0F          | 0.37                                                                                    | 2.70            |

| BITFIELD | BITS | DESCRIPTION   | (hex)         Factor         Fact           0x00         3.06         0.33           0x01         2.71         0.37           0x02         2.35         0.43           0x03         2.06         0.49           0x04         1.77         0.56           0x05         1.55         0.65 |                            |                 |
|----------|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------|
|          |      |               | entire 60-                                                                                                                                                                                                                                                                              | channel array. Each trim v | alue applies to |
|          |      |               |                                                                                                                                                                                                                                                                                         |                            | Gain<br>Factor  |
|          |      |               | 0x00                                                                                                                                                                                                                                                                                    | 3.06                       | 0.33            |
|          |      |               | 0x01                                                                                                                                                                                                                                                                                    | 2.71                       | 0.37            |
|          |      |               | 0x02                                                                                                                                                                                                                                                                                    | 2.35                       | 0.43            |
|          |      |               | 0x03                                                                                                                                                                                                                                                                                    | 2.06                       | 0.49            |
|          |      |               | 0x04                                                                                                                                                                                                                                                                                    | 1.77                       | 0.56            |
| CGAIN1   | 3:0  | Column Gain 1 | 0x05                                                                                                                                                                                                                                                                                    | 1.55                       | 0.65            |
|          |      |               | 0x06                                                                                                                                                                                                                                                                                    | 1.33                       | 0.75            |
|          |      |               | 0x07                                                                                                                                                                                                                                                                                    | 1.17                       | 0.86            |
|          |      |               | 0x08                                                                                                                                                                                                                                                                                    | 1.00                       | 1.00            |
|          |      |               | 0x09                                                                                                                                                                                                                                                                                    | 0.88                       | 1.14            |
|          |      |               | 0x0A                                                                                                                                                                                                                                                                                    | 0.75                       | 1.33            |
|          |      |               | 0x0B                                                                                                                                                                                                                                                                                    | 0.66                       | 1.53            |
|          |      |               | 0x0C                                                                                                                                                                                                                                                                                    | 0.56                       | 1.79            |
|          |      |               | 0x0D                                                                                                                                                                                                                                                                                    | 0.49                       | 2.04            |
|          |      |               | 0x0E                                                                                                                                                                                                                                                                                    | 0.42                       | 2.38            |
|          |      |               | 0x0F                                                                                                                                                                                                                                                                                    | 0.37                       | 2.70            |

#### COLUMN GAIN 4, 3 (0xA6)

| BIT            | 7 | 6      | 5       | 4 | 3           | 2      | 1    | 0 |  |
|----------------|---|--------|---------|---|-------------|--------|------|---|--|
| Field          |   | CGAIN  | N4[3:0] |   | CGAIN3[3:0] |        |      |   |  |
| Reset          |   | 0b1    | 000     |   | 0b1000      |        |      |   |  |
| Access<br>Type |   | Write, | Read    |   |             | Write, | Read |   |  |

| BITFIELD | BITS | DESCRIPTION   | DECODE                     |  |
|----------|------|---------------|----------------------------|--|
| CGAIN4   | 7:4  | Column Gain 4 | See description in CGAIN1. |  |
| CGAIN3   | 3:0  | Column Gain 3 | See description in CGAIN1. |  |

#### COLUMN GAIN 6, 5 (0xA7)

| BIT            | 7           | 6    | 5       | 4 | 3           | 2      | 1    | 0 |  |
|----------------|-------------|------|---------|---|-------------|--------|------|---|--|
| Field          |             | CGAI | N6[3:0] |   | CGAIN5[3:0] |        |      |   |  |
| Reset          | 0b1000      |      |         |   | 0b1000      |        |      |   |  |
| Access<br>Type | Write, Read |      |         |   |             | Write, | Read |   |  |

| BITFIELD | BITS | DESCRIPTION   | DECODE                     |  |
|----------|------|---------------|----------------------------|--|
| CGAIN6   | 7:4  | Column Gain 6 | See description in CGAIN1. |  |
| CGAIN5   | 3:0  | Column Gain 5 | See description in CGAIN1. |  |

#### COLUMN GAIN 8, 7 (0xA8)

| BIT            | 7 | 6      | 5       | 4 | 3 2 1 0     |        |      |  |  |
|----------------|---|--------|---------|---|-------------|--------|------|--|--|
| Field          |   | CGAIN  | N8[3:0] |   | CGAIN7[3:0] |        |      |  |  |
| Reset          |   | 0b1    | 000     |   | 0b1000      |        |      |  |  |
| Access<br>Type |   | Write, | Read    |   |             | Write, | Read |  |  |

| BITFIELD | BITS | DESCRIPTION   | DECODE                     |  |
|----------|------|---------------|----------------------------|--|
| CGAIN8   | 7:4  | Column Gain 8 | See description in CGAIN1. |  |
| CGAIN7   | 3:0  | Column Gain 7 | See description in CGAIN1. |  |

#### **COLUMN GAIN 10, 9 (0xA9)**

| BIT            | 7 | 6      | 5       | 4 | 3           | 2      | 1    | 0 |  |
|----------------|---|--------|---------|---|-------------|--------|------|---|--|
| Field          |   | CGAIN  | 10[3:0] |   | CGAIN9[3:0] |        |      |   |  |
| Reset          |   | 0b1    | 000     |   | 0b1000      |        |      |   |  |
| Access<br>Type |   | Write, | Read    |   |             | Write, | Read |   |  |

| BITFIELD | BITS | DESCRIPTION    | DECODE                     |  |  |
|----------|------|----------------|----------------------------|--|--|
| CGAIN10  | 7:4  | Column Gain 10 | See description in CGAIN1. |  |  |
| CGAIN9   | 3:0  | Column Gain 9  | See description in CGAIN1. |  |  |

#### LED\_CTRL (0xC1)

| BIT            | 7 | 6 | 5 | 4 | 3           | 2           | 1           | 0           |
|----------------|---|---|---|---|-------------|-------------|-------------|-------------|
| Field          | _ | _ | _ | _ | GAINSEL     | DRV_EN      | ELED_EN     | ELED_POL    |
| Reset          | _ | _ | _ | _ | 0b0         | 0b0         | 0b0         | 0b0         |
| Access<br>Type | _ | _ | _ | _ | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD | BITS | DESCRIPTION                  |            | DECO                                                              | DE                                               |          |
|----------|------|------------------------------|------------|-------------------------------------------------------------------|--------------------------------------------------|----------|
| GAINSEL  | 3    | Factory Gain Trim Selection  | 0x0<br>0x1 | Enumeration Gain Trim Register Select Gain Trim Register Select   | Decode Address 0xA5 0xA9 (default) Internal Trim | j -<br>) |
| DRV_EN   | 2    | Current Drive Output Enable. | 0x0<br>0x1 | e Enumerati DRV Output DRV Output                                 | on Dec<br>Disable<br>Enable                      |          |
| ELED_EN  | 1    | External LED Output Enable   |            | an output pin desig<br>witch with a PWM s<br>e Enumerat<br>Output | ignal.                                           | e e      |

# MAX25205

# Gesture Sensor for Automotive Applications

|                | DESCRIPTION                   | DECODE                          |                                     |                                     |
|----------------|-------------------------------|---------------------------------|-------------------------------------|-------------------------------------|
|                |                               | Value                           | Enumeration                         | Decode                              |
| ELED POL 0 Ext | External LED Polarity Control | 0x0                             |                                     | Drive nMOS Switch                   |
|                |                               | 0x1                             |                                     | Drive pMOS Switch                   |
|                | 0                             | 0 External LED Polarity Control | 0 External LED Polarity Control 0x0 | 0 External LED Polarity Control 0x0 |

#### **Applications Information**

#### **Principle of Operation**

Two electrical techniques are used to reject ambient light: coarse correction and fine correction. For coarse correction, the photo diode current is sampled and stored during time T1 when the IR LED is off. This current, which is a coarse measure of the ambient light, is then subtracted during the entire conversion cycle. The fine-correction method, however, uses coherent double sampling (CDS). An A pulse representing IR+ambient is measured when the IR LED is pulsed on. A second B pulse is measured with the LED off, representing ambient light. Subtracting the B pulse from the A pulse results in reflected IR with no common-mode ambient light (ambient-light compensation). The net reflected IR current is sampled with a 1-bit first-order sigma-delta ADC. The ADC is sampled with a 2.5MHz clock. Full scale of the ADC is given by:

N<sub>FS</sub> = TIM x NCDS x NRPTS

The ratio of ADC sample count (N) to ADC full scale ( $N_{FS}$ ) is porportional to the ratio of IR current to ADC reference current ( $I_{REF}$ ),

 $I_n / I_{REF} = N / N_{FS}$ .

The maximum resolution of the sigma-delta ADC is 15 bits or N = 32,768 counts. Choosing large values for the full ADC scale will improve SNR while increasing integration time. The maximum current the ADC will clip at is  $I_{REF}$ , while the minimum current is:

I<sub>min</sub> = I<sub>REF</sub> / N<sub>FS</sub>.

#### **Operation Mode**

The MAX25205 operates on a periodic sample schedule. When a sample is scheduled to occur, a sequence of digital signals activates the optical measurement circuits, i.e. pixels, and then collects the respective digital output data. When the sample sequence is finished, the pixels are disabled and placed in a low-power sleep mode. The register variable SDLY[3:0] controls the length of the sleep period. The pixels are held in this mode until the next scheduled sample sequence occurs. The timing of the periodic sampling schedule can be reset by setting the SYNC bit. In one-shot mode, (OSEN = 1), the periodic sampling is disabled, and the MAX25205 executes a sample sequence only when the OSTRIG bit is set

The length and nature of the sampling sequence is controlled by the variables TIM[2:0], NRPT[2:0], and NCDS[2:0]. The variable CDSMODE selects one of the following methods to acquire the data during the sampling sequence.

#### **CDS Mode 0**

CDS Mode 0 is the default mode of operation. Every sample sequence consists of two measurements, A and B. In the A sequence, the LED is energized and the channel counters count up. The A sequence is then repeated in the subsequent B sequence, except the LED is not energized and the channel counters count down, which reduces the value stored. This algorithm removes slow-moving offsets and optical interference.

#### **CDS Mode 1**

CDS Mode 1 is similar to Mode 0, except that in the B sequence, the count down is not subtracted. Use Mode 1 if there is no need for the additional offset correction.

#### MAX25205 Sample-Sequence Timing

The timing specification is selectable with register variables, defined as follows:

- NCDS[2:0]: Number of CDS (A/B sequence) pairs, is also the number of LED pulses
- NRPT[2:0]: Number of ALC coarse correction + CDS pairs
- CRST: Enable the integrator reset between A/B sequences. The reset time is 16 clocks when CRST is high, or 0 when CRST is low.

The nominal clock frequency is 2.56 MHz, so a 256-clock-cycle sample takes  $100 \mu s$ . Each cycle of the clock,  $T_{CK}$ , is 391 ns.

**Table 2. Sequence Timing Specification** 

| PARAMETER | FUNCTION                         | # CLOCKS            |
|-----------|----------------------------------|---------------------|
| T1        | ALC duration time                | 256                 |
| D1        | Delay time to start integration  | 32                  |
| T2        | LED ON pulse                     | Defined by TIM[2:0] |
| T3        | LED OFF pulse                    | T3 = T2             |
| T4        | Reset time between A/B, CRST = 0 | 0                   |
| T4        | Reset time between A/B, CRST = 1 | 16                  |
| D2        | Fixed delay                      | 520                 |



Figure 1. Timing Setting: NCDS = 2, NRPT = 2, CRST = 1



Figure 2. Timing Setting: NCDS = 2, NRPT = 2, CRST = 0

#### 

#### **Array Orientation**

Figure 3. Array Orientation Relative to Pin 1

#### I<sup>2</sup>C Serial Interface

The MAX25205 IC features an I<sup>2</sup>C/SMBus-compatible, 2-wire serial interface consisting of a serial-data line (SDA) and a serial-clock line (SCL). SDA and SCL facilitate communication between the IC and the master at clock rates up to 400kHz. The master generates SCL and initiates data transfer on the bus. A master device writes data to the IC by transmitting the proper slave address, followed by the register address and then the data word. Each transmit sequence is framed by a START (S) or REPEATED START (S<sub>R</sub>) condition and a STOP (P) condition. Each word transmitted to the IC is 8 bits long and is followed by an acknowledge clock pulse. A master reading data from the IC transmits the proper slave address followed by a series of nine SCL pulses. The IC transmits data on SDA in sync with the master-generated SCL pulses. The master acknowledges receipt of each byte of data. Each read sequence is framed by a START or REPEATED START condition, a NOT ACKNOWLEDGE, and a STOP condition. SDA operates as both an input and an open-drain output. A pullup resistor is required on the SDA bus. SCL operates only as an input. A pullup resistor is required on SCL if there are multiple masters on the bus, or if the master in a single-master system has an open-drain SCL output. Series resistors in line with SDA and SCL are optional. Series resistors protect the digital inputs of the IC from high-voltage spikes on the bus lines and minimize crosstalk and undershoot of the bus signal.



Figure 4. START, REPEAT START, STOP Conditions

#### Enabling I<sup>2</sup>C or SPI communications

When the SEL input is set to  $V_{DD}$ , the MAX25205 operates in I<sup>2</sup>C mode. In this mode, the  $\overline{CS}$  input functions as the I<sup>2</sup>C address select pin. When  $\overline{CS}$  = 0, the MAX25205 is pre-programmed with a slave address of 0x9E for write and 0x9F for

read. When  $\overline{\text{CS}}$  is set to V<sub>DDIO</sub>, the logic adds 2 to the programmed I<sup>2</sup>C address. In this case, the I<sup>2</sup>C address is 0xA0 for write and 0xA1 for read. The address is defined as the seven most significant bits (MSBs) followed by the read/write bit. Set the read/write bit to 1 to configure MAX25205 to read mode. Set the read/write bit to 0 to configure the MAX25205 to write mode. The address is the first byte of information sent to MAX25205 after the START condition.

When the SEL pin is set to GND, the MAX25205 operates in SPI  $\underline{\text{mode}}$ . There is no device address for SPI communications. A given part is selected by setting a low state on its  $\overline{\text{CS}}$  pin. If there are multiple MAX25205 parts sharing the same SPI bus, then each  $\underline{\text{must}}$  have its own  $\overline{\text{CS}}$  signal, but the parts can share the SCL and DOUT nets. When a part is deselected by setting its  $\overline{\text{CS}}$  signal high, the DOUT pin on that part is set to Hi-Z, permitting another part to drive the shared DOUT net. The shared SCL net is always driven from the master at the desired serial-clock frequency, and all of the slave devices share that signal.

#### Table 3. I<sup>2</sup>C Slave Address

| CS Pin   | SLAVE ADDRESS FOR WRITING | SLAVE ADDRESS FOR READING |
|----------|---------------------------|---------------------------|
| GND      | 1001 1110 (0X9E)          | 1001 1111 (0X9F)          |
| $V_{DD}$ | 1010 0000 (0XA0)          | 1010 0001 (0XA1)          |

#### **START and STOP Conditions**

SDA and SCL idle high when the bus is not in use. A master initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high. A START condition from the master signals the beginning of a transmission to the IC. The master terminates transmission and frees the bus by issuing a STOP condition. The bus remains active if a REPEATED START condition is generated instead of a STOP condition.

#### **Early STOP Conditions**

The IC recognizes a STOP condition at any point during data transmission except if the STOP condition occurs in the same high pulse as a START condition. For proper operation, do not send a STOP condition during the same SCL high pulse as the START condition.

#### **Acknowledge**

The acknowledge bit (ACK) is a clocked ninth bit that the IC uses to handshake receipt of each byte of data when in write mode. The IC pulls down SDA during the entire master-generated ninth clock pulse if the previous byte is successfully received. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master can retry communication. The master pulls down SDA during the ninth clock cycle to acknowledge receipt of data when the IC is in read mode. An ACKNOWLEDGE is sent by the master after each read byte to allow data transfer to continue. A NOT ACKNOWLEDGE is sent when the master reads the final byte of data from the IC, followed by a STOP condition.



Figure 5. ACKNOWLEDGE

#### **Write Data Format**

A write to the IC includes transmission of a START condition, the slave address with the R/W bit set to 0, 1 byte of data to

configure the internal register address pointer, one or more bytes of data, and a STOP condition. See figures illustrating the proper frame format for writing 1 byte of data to the IC and the frame format for writing n-bytes of data to the IC.

The slave address with the R/W bit set to 0 indicates that the master intends to write data to the IC. The IC acknowledges receipt of the address byte during the master-generated ninth SCL pulse.

The second byte transmitted from the master configures the IC's internal register address pointer. The pointer tells the IC where to write the next byte of data. An acknowledge pulse is sent by the IC upon receipt of the address pointer data.

The third byte sent to the IC contains the data that is written to the chosen register. An ACKNOWLEDGE pulse from the IC signals receipt of the data byte. The address pointer automatically increments to the next register address after each received data byte. This auto-increment feature allows a master to write to sequential registers within one continuous frame. Figure 6 and Figure 7 illustrate how to write to multiple registers with one frame. The master signals the end of transmission by issuing a STOP condition.



Figure 6. Write 1 Byte



Figure 7. Write n Bytes

#### **Read Data Format**

Send the slave address with the R/W bit set to 1 to initiate a read operation. The IC acknowledges receipt of its slave address by pulling SDA low during the ninth SCL clock pulse. A START command followed by a read command resets the address pointer to register 0x00. The first byte transmitted from the IC is the contents of register 0x00. Transmitted data is valid on the rising edge of the master-generated serial clock (SCL). The address pointer automatically increments after each read-data byte. This automatic-increment feature allows all registers to be read sequentially within one continuous frame.

A STOP condition can be issued after any number of read-data bytes. If a STOP condition is issued and followed by another read operation, the first data byte to be read is from register 0x00, and subsequent reads automatically increment the address pointer until the next STOP condition. The address pointer can be preset to a specific register before a read command is issued. The master presets the address pointer by first sending the IC's slave address with the R/W bit set to 0, followed by the register address. A REPEATED START condition is then sent, followed by the slave address with the R/W bit set to 1. The IC transmits the contents of the specified register. The address pointer automatically increments after transmitting the first byte. Attempting to read from register addresses higher than 0xFF results in repeated reads of 0xFF. Note that 0xB0–0xC0 are reserved registers. The master acknowledges receipt of each read byte during the

acknowledge clock pulse. The master must acknowledge all correctly received bytes except the final byte, which must be followed by a NOT ACKNOWLEDGE from the master and then a STOP condition.



Figure 8. Reading 1 Byte of Indexed Data



Figure 9. Reading n Bytes of Indexed Data

#### **SPI Interface**

The MAX25205 4-wire serial interface is compatible with MICROWIRE, SPI, QSPI, and DSPs. The interface provides three inputs, SCL,  $\overline{\text{CS}}$ , and DIN, and one output, DOUT. The chip-select input ( $\overline{\text{CS}}$ , active-low) frames the data loaded through the serial-data input (DIN). Following a  $\overline{\text{CS}}$  input high-to-low transition, the data is shifted in synchronously and latched into the input register on each rising edge of the serial-clock input (SCL).

The SPI interface in the MAX25205 has an 8-bit address, 8-bit command (but only 1-bit MSb is valid) and 8-bit data. The MAX25205 SPI only supports SPI mode 0, clock polarity CPOL = 0, clock phase CHPA = 0.

Each serial operation word is 24 bits long. The serial-input register transfers its contents to the destination registers after loading 24 bits of data on the 24th SCL rising edge. To initiate a new SPI operation, drive  $\overline{CS}$  high and then low to begin the next operation sequence, ensuring that all relevant timing requirements are met. During  $\overline{CS}$  high periods, SCL is ignored, allowing communication to other devices on the same bus. SPI operations consisting of more than 24 SCL cycles are executed on the 24th SCL falling edge, using the first 3 bytes of data available. SPI operations consisting of less than 24 SCL cycles will not be executed.

The SPI read operation is always operated in burst mode with bursts framed by  $\overline{\text{CS}}$ . Therefore, to read all 120 bytes of ADC values, initiate a read operation as follows:

#### **CS High-Low Transition**

- 1. Write 8-bit add (0x10 or 0x01 is the high byte of ADC 00's 2-byte value)
- 2. Write 8-bit read command (0x80)
- 3. Read 8-bit ADC 00 h, high byte data output for ADC00
- 4. Read 8-bit ADC\_00\_I, low byte data output for ADC00
- 5. Read 8-bit ADC 01 h, .......
- 6. Read 8-bit ADC\_01\_I
- 7. ...
- 8. Read 8-bit ADC 58 h
- 9. Read 8-bit ADC\_58\_I
- Read 8-bit ADC\_59\_h
- 11. Read 8-bit ADC\_59\_I



Figure 10. SPI Write



Figure 11. SPI Read

# **Typical Application Circuits**

## **Typical Application Circuit with External FET LED Drive**



## **Typical Application Circuits (continued)**

## **Typical Application Circuit with Internal Current Drive**



## **Ordering Information**

| PART NUMBER     | TEMP RANGE     | PIN-PACKAGE          | [TOP MARKING] |
|-----------------|----------------|----------------------|---------------|
| MAX25205EQP/VY+ | -40°C to +85°C | 20-pin 4mm x 4mm QFN |               |

<sup>+</sup> Denotes a lead(Pb)-free/RoHS-compliant package.

The MAX25205 is an optical receiver and assembly should include a "no wash" approach to ensure contaminants are not deposited on the optical aperture.

T Denotes tape-and-reel.

## **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                            | PAGES<br>CHANGED |
|--------------------|---------------|--------------------------------------------------------|------------------|
| 0                  | 12/19         | Initial release                                        | _                |
| 1                  | 9/20          | Updated Benefits and Features and Ordering Information | 1, 32            |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

MAX25205EQP/VY+ MAX25205EQP/VY+T