

LT3845

High Voltage Synchronous Current Mode Step-Down Controller with Adjustable Operating Frequency

### **DESCRIPTION**

The LT®3845 is a high voltage, synchronous, current mode controller used for medium to high power, high efficiency supplies. It offers a wide 4V to 60V input range (7.5V minimum start-up voltage). An onboard regulator simplifies the biasing requirements by providing IC power directly from V<sub>IN</sub>.

Burst Mode<sup>®</sup> operation maintains high efficiency at light loads by reducing IC quiescent current to 120μA. Light load efficiency is also improved with the reverse inductor current inhibit function which supports discontinuous operation.

Additional features include adjustable fixed operating frequency that can be synchronized to an external clock for noise sensitive applications, gate drivers capable of driving large N-channel MOSFETs, a precision undervoltage lockout, 10μA shutdown current, short-circuit protection and a programmable soft-start.

The LT3845 is available in a 16-lead thermally enhanced TSSOP package and 16-pin through hole N package.

 $LT$ , LT, LTC, LTM, Burst Mode, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.. Protected by U.S. Patents, including 5481178, 6611131, 6304066, 6498466, 6580258.



- **High Voltage Operation: Up to 60V**
- **Synchronizable Up to 600kHz**
- **Adjustable Constant Frequency: 100kHz to 500kHz**
- **Output Voltages Up to 36V**
- Adaptive Nonoverlap Circuitry Prevents Switch Shoot-Through
- Reverse Inductor Current Inhibit for Discontinuous Operation Improves Efficiency with Light Loads
- Programmable Soft-Start
- 120uA No Load Quiescent Current
- 10µA Shutdown Supply Current
- 1% Regulation Accuracy
- Standard Gate N-Channel Power MOSFETs
- Current Limit Unaffected by Duty Cycle
- Reverse Overcurrent Protection
- 16-Lead Thermally Enhanced TSSOP Package, 16-Pin PDIP

## **APPLICATIONS**

- 12V and 42V Automotive and Heavy Equipment
- 48V Telecom Power Supplies
- Avionics and Industrial Control Systems
- Distributed Power Converters

# **TYPICAL APPLICATION**

High Voltage Step-Down Regulator 48V to 12V at 75W **Efficiency and Power Loss vs** 



## **Load Current**





1

## **ABSOLUTE MAXIMUM RATINGS (Note 1)**





## **PIN CONFIGURATION**



# **ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to[: http://www.linear.com/leadfree/](http://www.linear.com/leadfree/)

For more information on tape and reel specifications, go to:<http://www.linear.com/tapeandreel/>



### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 20V, V<sub>CC</sub> = BOOST = BURST\_EN = 10V, SHDN = 2V, R<sub>SET</sub> = 49.9kΩ, **SENSE– = SENSE+ = 10V, SGND = PGND = SW = SYNC = 0V, unless otherwise noted.**





### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 20V, V<sub>CC</sub> = BOOST = BURST\_EN = 10V, SHDN = 2V, R<sub>SET</sub> = 49.9kΩ, **SENSE– = SENSE+ = 10V, SGND = PGND = SW = SYNC = 0V, unless otherwise noted.**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LT3845 includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 3:** The LT3845E is quaranteed to meet performance specifications from  $0^{\circ}$ C to 125°C junction temperature. Specifications over the  $-40^{\circ}$ C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LT3845I is guaranteed over the full -40°C to 125°C operating junction

temperature range. The LT3845MP is 100% tested and guaranteed over the –55°C to 125°C temperature range.

**Note 4:** V<sub>IN</sub> voltages below the start-up threshold (7.5V) are only supported when the  $V_{CC}$  is externally driven above 6.5V.

**Note 5:** Operating range is dictated by MOSFET absolute maximum V<sub>GS</sub>. **Note 6:** Supply current specification does not include switch drive currents. Actual supply currents will be higher.

**Note 7:** DC measurement of gate drive output "ON" voltage is typically 8.6V. Internal dynamic bootstrap operation yields typical gate "ON" voltages of 9.8V during standard switching operation. Standard operation gate "ON" voltage is not tested but guaranteed by design.

**Note 8:** The –2V absolute maximum on the SW pin is a transient condition. It is guaranteed by design and not subject to test.



### **TYPICAL PERFORMANCE CHARACTERISTICS**





# **TYPICAL PERFORMANCE CHARACTERISTICS**





**vs Temperature**



**vs Temperature**





### **PIN FUNCTIONS**

**BG:** The BG pin is the gate drive for the bottom N-channel MOSFET. Since very fast high currents are driven from this pin, connect it to the gate of the power MOSFET with a short and wide, typically 0.02" width, PCB trace to minimize inductance.

**BOOST:** The BOOST pin is the supply for the bootstrapped gate drive and is externally connected to a low ESR ceramic boost capacitor referenced to SW pin. The recommended value of the BOOST capacitor,  $C_{BODST}$  is at least 50 times greater than the total gate capacitance of the topside MOSFET. In most applications 0.1μF is adequate. The maximum voltage that this pin sees is  $V_{IN} + V_{CC}$ , ground referred.

**BURST\_EN:** Burst Mode Operation Enable Pin. This pin also controls reverse-current inhibit mode of operation. When the pin voltage is below 0.5V, Burst Mode operation and reverse-current inhibit functions are enabled. When the pin voltage is above 0.5V, Burst Mode operation is disabled, but reverse-current inhibit operation is maintained. In this mode of operation (BURST\_EN =  $V_{FR}$ ) there is a 1mA minimum load requirement. Reverse-current inhibit is disabled when the pin voltage is above 2.5V. This pin is typically shorted to ground to enable Burst Mode operation and reverse-current inhibit, shorted to  $V_{FB}$  to disable Burst Mode operation while enabling reverse-current inhibit, and connected to  $V_{CC}$  pin to disable both functions. See Applications Information section.

**C<sub>SS</sub>:** The soft-start pin is used to program the supply softstart function. Use the following formula to calculate  $C_{SS}$ for a given output voltage slew rate:

 $C_{SS} = 2\mu A(t_{SS}/1.231V)$ 

The pin should be left unconnected when not using the soft-start function.

**f<sub>SFT</sub>:** The f<sub>SFT</sub> pin programs the oscillator frequency with an external resistor,  $R_{\text{SET}}$ . The resistor is required even when supplying external sync clock signal. See the Applications Information section for resistor value selection details.

**PGND:** The PGND pin is the high-current ground reference for internal low side switch driver and the  $V_{CC}$  regulator circuit. Connect the pin directly to the negative terminal of the  $V_{CC}$  decoupling capacitor. See the Application Information section for helpful hints on PCB layout of grounds.

**SENSE–:** The SENSE– pin is the negative input for the current sense amplifier and is connected to the  $V_{\text{OUT}}$ side of the sense resistor for step-down applications. The sensed inductor current limit is set to ±100mV across the SENSE inputs.

**SENSE<sup>+</sup>:** The SENSE<sup>+</sup> pin is the positive input for the current sense amplifier and is connected to the inductor side of the sense resistor for step-down applications. The sensed inductor current limit is set to ±100mV across the SENSE inputs.

**SGND:** The SGND pin is the low noise ground reference. It should be connected to the  $-V_{OUT}$  side of the output capacitors. Careful layout of the PCB is necessary to keep high currents away from this SGND connection. See the Application Information section for helpful hints on PCB layout of grounds.

**SHDN:** The SHDN pin has a precision IC enable threshold of 1.35V (rising) with 120mV of hysteresis. It is used to implement an undervoltage lockout (UVLO) circuit. See Application Information section for implementing a UVLO function. When the SHDN pin is pulled below a transistor  $V_{BF}$  (0.7V), a low current shutdown mode is entered, all internal circuitry is disabled and the  $V_{\text{IN}}$  supply current is reduced to approximately 9μA. Typical pin input bias current is <10nA and the pin is internally clamped to 6V. If the function is not used, this pin may be tied to  $V_{\text{IN}}$ through a high value resistor.

**SW:** Reference for V<sub>BOOST</sub> Supply and High Current Return for Bootstrapped Switch.

**SYNC:** The Sync pin provides an external clock input for synchronization of the internal oscillator.  $R_{\text{SFT}}$  is set such that the internal oscillator frequency is 10% to 25% below the external clock frequency. If unused the Sync pin is connected to SGND. For more information see "Oscillator Sync" in the Application Information section of this data sheet. Sync pin not available in PDIP package.



7

# **PIN FUNCTIONS**

**TG:** The TG pin is the bootstrapped gate drive for the top N-Channel MOSFET. Since very fast high currents are driven from this pin, connect it to the gate of the power MOSFET with a short and wide, typically 0.02" width, PCB trace to minimize inductance.

 $V_C$ : The  $V_C$  pin is the output of the error amplifier whose voltage corresponds to the maximum (peak) switch current per oscillator cycle. The error amplifier is typically configured as an integrator by connecting an RC network from the  $V_C$  pin to SGND. This circuit creates the dominant pole for the converter regulation control loop. Specific integrator characteristics can be configured to optimize transient response. When Burst Mode operation is enabled (see Pin 4 description), an internal low impedance clamp on the  $V_C$ pin is set at 100mV below the burst threshold, which limits the negative excursion of the pin voltage. Therefore, this pin cannot be pulled low with a low impedance source. If the  $V_C$  pin must be externally manipulated, do so through a 1kΩ series resistance.

**V<sub>CC</sub>:** The V<sub>CC</sub> pin is the internal bias supply decoupling node. Use a low ESR, 1μF or greater ceramic capacitor to decouple this node to PGND. Most internal IC functions are powered from this bias supply. An external diode connected from  $V_{CC}$  to the BOOST pin charges the bootstrapped capacitor during the off-time of the main power switch. Back driving the  $V_{CC}$  pin from an external DC voltage source, such as the  $V_{\text{OUT}}$  output of the regulator supply, increases overall efficiency and reduces power dissipation in the IC. In shutdown mode this pin sinks 20μA until the pin voltage is discharged to 0V.

**V<sub>FB</sub>:** The output voltage feedback pin, V<sub>FB</sub>, is externally connected to the supply output voltage via a resistive divider. The  $V_{FR}$  pin is internally connected to the inverting input of the error amplifier. In regulation,  $V_{FR}$  is 1.231V.

**V<sub>IN</sub>:** The V<sub>IN</sub> pin is the main supply pin and should be decoupled to SGND with a low ESR capacitor (at least 0.1μF) located close to the pin.

**Exposed Pad (SGND) (TSSOP Only):** The exposed leadframe is internally connected to the SGND pin. Solder the exposed pad to the PCB ground for electrical contact and optimal thermal performance.



### **BLOCK DIAGRAM**





9

#### **Overview**

The LT3845 is a high input voltage range step-down synchronous DC/DC converter controller IC that uses a programmable constant frequency, current mode architecture with external N-channel MOSFET switches.

The LT3845 has provisions for high efficiency, low load operation for battery-powered applications. Burst Mode operation reduces total average input quiescent currents to 120μA during no load conditions. A low current shutdown mode can also be activated, reducing quiescent current to 10μA. Burst Mode operation can be disabled if desired.

A reverse-current inhibit feature allows increased efficiencies during light loads through nonsynchronous operation. This feature disables the synchronous switch if inductor current approaches zero. If full time synchronous operation is desired, this feature can be disabled.

Much of the IC's internal circuitry is biased from an internal linear regulator. The output of this regulator is the  $V_{CC}$  pin, allowing bypassing of the internal regulator. The associated internal circuitry can be powered from the output of the converter, increasing overall converter efficiency. Using externally derived power also eliminates the IC's power dissipation associated with the internal  $V_{IN}$ to  $V_{CC}$  regulator.

#### **Theory of Operation (See Block Diagram)**

The LT3845 senses converter output voltage via the  $V_{FB}$ pin. The difference between the voltage on this pin and an internal 1.231V reference is amplified to generate an error voltage on the  $V_C$  pin which is used as a threshold for the current sense comparator.

During normal operation, the LT3845 internal oscillator runs at the programmed frequency. At the beginning of each oscillator cycle, the switch drive is enabled. The switch drive stays enabled until the sensed switch current exceeds the  $V_C$  derived threshold for the current sense comparator and, in turn, disables the switch driver. If the current comparator threshold is not obtained for the entire oscillator cycle, the switch driver is disabled at the end of the cycle for 350ns, typical. This minimum off-time mode of operation assures regeneration of the BOOST bootstrapped supply.

#### **Power Requirements**

The LT3845 is biased using an internal linear regulator to generate operational voltages from the  $V_{IN}$  pin. Virtually all of the circuitry in the LT3845 is biased via this internal linear regulator output ( $V_{CC}$ ). This pin is decoupled with a low ESR, 1μF capacitor to PGND.

The  $V_{CC}$  regulator generates an 8V output provided there is ample voltage on the  $V_{IN}$  pin. The  $V_{CC}$  regulator has approximately 1V of dropout, and will follow the  $V_{IN}$  pin with voltages below the dropout threshold.

The LT3845 has a start-up requirement of  $V_{IN} > 7.5V$ . This assures that the onboard regulator has ample headroom to bring the V<sub>CC</sub> pin above its UVLO threshold. The V<sub>CC</sub> regulator can only source current, so forcing the  $V_{CC}$  pin above its 8V regulated voltage allows use of externally derived power for the IC, minimizing power dissipation in the IC. Using the onboard regulator for start-up, then deriving power for  $V_{CC}$  from the converter output maximizes conversion efficiencies and is common practice. If  $V_{CC}$  is maintained above 6.5V using an external source, the LT3845 can continue to operate with  $V_{IN}$  as low as 4V.

The LT3845 operates with 3mA quiescent current from the V<sub>CC</sub> supply. This current is a fraction of the actual V<sub>CC</sub> quiescent currents during normal operation. Additional current is produced from the MOSFET switching currents for both the boosted and synchronous switches and are typically derived from the  $V_{CC}$  supply.

Because the LT3845 uses a linear regulator to generate  $V_{CC}$ , power dissipation can become a concern with high  $V_{IN}$  voltages. Gate drive currents are typically in the range of 5mA to 15mA per MOSFET, so gate drive currents can create substantial power dissipation. It is advisable to derive  $V_{CC}$  and  $V_{BOOST}$  power from an external source whenever possible.

The onboard  $V_{CC}$  regulator will provide gate drive power for start-up under all conditions with total MOSFET gate charge loads up to 180nC. The regulator can operate the LT3845 continuously, provided the power dissipation of the regulator does not exceed 250mW. The power dissipation of the regulator is calculated as follows:

 $P_{D(REG)} = (V_{IN} - 8V) \cdot (f_{SW} \cdot Q_{G(TOTAL)} + 3mA)$ 



where  $Q_{G(TOTAI)}$  is the total MOSFET gate charge of the TG and BG.

In applications where these conditions are exceeded,  $V_{CC}$ must be derived from an external source after start-up. Maximum continuous regulator power dissipation may be exceeded for short duration  $V_{IN}$  transients.

In LT3845 converter applications with output voltages in the 9V to 20V range, back-feeding  $V_{CC}$  and  $V_{BODST}$  from the converter output is trivial, accomplished by connecting diodes from the output to these supply pins. Deriving these supplies from output voltages greater than 20V will require additional regulation to reduce the feedback voltage. Outputs lower than 9V will require step-up techniques to increase the feedback voltage to something greater than the 8V  $V_{CC}$  regulated output. Low power boost switchers are sometimes used to provide the step-up function, but a simple charge-pump can perform this function in many instances.



Si1555DL Si1555DL

1μF

#### **Inductor Auxiliary Winding**



#### **Burst Mode**

V<sub>OUT</sub>

3845 AI01

The LT3845 employs low current Burst Mode functionality to maximize efficiency during no load and low load conditions. Burst Mode operation is enabled by shorting the BURST\_EN pin to SGND. Burst Mode operation can be disabled by shorting BURST\_EN to either  $V_{FB}$  or  $V_{CC}$ .

When the required switch current, sensed via the  $V_C$ pin voltage, is below 15% of maximum, the Burst Mode operation is employed and that level of sense current is latched onto the IC control path. If the output load requires less than this latched current level, the converter will overdrive the output slightly during each switch cycle. This overdrive condition is sensed internally and forces the voltage on the  $V_C$  pin to continue to drop. When the voltage on  $V_C$  drops 150mV below the 15% load level, switching is disabled and the LT3845 shuts down most of its internal circuitry, reducing total quiescent current to 120μA. When the converter output begins to fall, the  $V<sub>C</sub>$  pin voltage begins to climb. When the voltage on the  $V<sub>C</sub>$  pin climbs back to the 15% load level, the IC returns to normal operation and switching resumes. An internal clamp on the  $V_C$  pin is set at 100mV below the switch disable threshold, which limits the negative excursion of the pin voltage, minimizing the converter output ripple during Burst Mode operation.

During Burst Mode operation, V<sub>IN</sub> pin current is 20μA and  $V<sub>CC</sub>$  current is reduced to 100μA. If no external drive is provided for  $V_{CC}$ , all  $V_{CC}$  bias currents originate from the



LT3845

 $V_{C}C$ 

BG

V<sub>IN</sub> pin, giving a total V<sub>IN</sub> current of 120μA. Burst current can be reduced further when  $V_{CC}$  is driven using an output derived source, as the  $V_{CC}$  component of  $V_{IN}$  current is then reduced by the converter buck ratio.

#### **Reverse-Current Inhibit**

The LT3845 contains a reverse-current inhibit feature to maximize efficiency during light load conditions. This mode of operation allows discontinuous operation and pulse-skipping mode at light loads. Refer to Figure 1.

This feature is enabled with Burst Mode operation, and can also be enabled while Burst Mode operation is disabled by shorting the BURST  $EN$  pin to  $V_{FR}$ .

When reverse-current inhibit is enabled, the LT3845 sense amplifier detects inductor currents approaching zero and disables the synchronous switch for the remainder of the switch cycle. If the inductor current is allowed to go negative before the synchronous switch is disabled, the switch node could inductively kick positive with a high dv/dt. The LT3845 prevents this by incorporating a 10mV positive offset at the sense inputs.

With the reverse-current inhibit feature enabled, an LT3845 converter will operate much like a nonsynchronous converter during light loads. Reverse-current inhibit reduces resistive losses associated with inductor ripple currents, which improves operating efficiencies during light-load conditions.

An LT3845 DC/DC converter that is operating in reversecurrent inhibit mode has a minimum load requirement of 1mA (BURST\_EN =  $V_{FB}$ ). Since most applications use output-generated power for the LT3845, this requirement is met by the bias currents of the IC, however, for applications that do not derive power from the output, this requirement is easily accomplished by using a 1.2k resistor connected from  $V_{FB}$  to ground as one of the converter output voltage programming resistors (R1). There are no minimum load restrictions when in Burst Mode operation (BURST\_EN < 0.5V) or continuous conduction mode (BURST\_EN > 2.5V).

#### **Soft-Start**

The soft-start function controls the slew rate of the power supply output voltage during start-up. A controlled output voltage ramp minimizes output voltage overshoot, reduces inrush current from the  $V_{IN}$  supply, and facilitates supply sequencing. A capacitor,  $C_{SS}$ , connected from the  $C_{SS}$  pin to SGND, programs the slew rate. The capacitor is charged from an internal 2μA current source producing a ramped voltage. The capacitor voltage overrides the internal reference to the error amplifier. If the  $V_{FB}$  pin voltage exceeds the  $C_{SS}$  pin voltage then the current threshold set by the DC control voltage,  $V_C$ , is decreased and the inductor current is lowered. This in turn decreases the output voltage slew rate allowing the  $C_{SS}$  pin voltage ramp to catch up to the  $V_{FB}$  pin voltage. An internal 100mV offset is added to the  $V_{FB}$  pin voltage relative to the  $C_{SS}$  pin voltage so that







at start-up the soft-start circuit will discharge the  $V_C$  pin voltage below the DC control voltage equivalent to zero inductor current. This will reduce the input supply inrush current. The soft-start circuit is disabled once the  $C_{SS}$  pin voltage has been charged to 200mV above the internal reference of 1.231V.

During a  $V_{IN}$  UVLO,  $V_{CC}$  UVLO or  $\overline{SHDN}$  UVLO event, the  $C_{SS}$  pin voltage is discharged with a 50 $\mu$ A current source. In normal operation the  $C_{SS}$  pin voltage is clamped to a diode above the  $V_{FB}$  pin voltage. Therefore, the value of the  $C_{\rm SS}$  capacitor is relevant to how long of a fault event will retrigger a soft-start. If any of the above UVLO conditions occur, the C<sub>SS</sub> pin voltage will be discharged with a 50µA current source. There is a diode worth of voltage headroom to ride through the fault before the  $C_{SS}$  pin voltage enters its active region and the soft-start function is enabled.

Also, since the  $C_{SS}$  pin voltage is clamped to a diode above the  $V_{FB}$  pin voltage, during a short circuit the  $C_{SS}$  pin voltage is pulled low because the  $V_{FB}$  pin voltage is low. Once the short has been removed the  $V_{FB}$  pin voltage starts to recover. The soft-start circuit takes control of the output voltage slew rate once the  $V_{FB}$  pin voltage has exceeded the slowly ramping  $C_{SS}$  pin voltage, reducing the output voltage overshoot during a short circuit recovery.

#### **Adaptive Nonoverlap (NOL) Output Stage**

The FET driver output stages implement adaptive nonoverlap control. This feature maintains a constant dead time, preventing shoot-through switch currents, independent of the type, size or operating conditions of the external switch elements.

Each of the two switch drivers contains a NOL control circuit, which monitors the output gate drive signal of the other switch driver. The NOL control circuits interrupt the "turn on" command to their associated switch driver until the other switch gate is fully discharged.

#### **Antislope Compensation**

Most current mode switching controllers use slope compensation to prevent current mode instability. The LT3845 is no exception. A slope-compensation circuit imposes an artificial ramp on the sensed current to increase the rising slope as duty cycle increases. Unfortunately, this additional ramp corrupts the sensed current value, reducing the achievable current limit value by the same amount as the added ramp represents. As such, current limit is typically reduced as duty cycles increase. The LT3845 contains circuitry to eliminate the current limit reduction typically associated with slope compensation. As the slope-compensation ramp is added to the sensed current, a similar ramp is added to the current limit threshold reference. The end result is that current limit is not compromised, so an LT3845 converter can provide full power regardless of required duty cycle.

#### **Shutdown**

The LT3845 SHDN pin uses a bandgap generated reference threshold of 1.35V. This precision threshold allows use of the SHDN pin for both logic-level controlled applications and analog monitoring applications such as power supply sequencing.

The LT3845 operational status is primarily controlled by a UVLO circuit on the  $V_{CC}$  regulator pin. When the IC is enabled via the  $\overline{\text{SHDN}}$  pin, only the V<sub>CC</sub> regulator is enabled. Switching remains disabled until the UVLO threshold is achieved at the  $V_{CC}$  pin, when the remainder of the IC is enabled and switching commences.

Because an LT3845 controlled converter is a power transfer device, a voltage that is lower than expected on the input supply could require currents that exceed the sourcing capabilities of that supply, causing the system to lock up in an undervoltage state. Input supply start-up protection can be achieved by enabling the SHDN pin using a resistive divider from the  $V_{IN}$  supply to ground. Setting the divider output to 1.35V when that supply is at an adequate voltage prevents an LT3845 converter from drawing large currents until the input supply is able to provide the required power. 120mV of input hysteresis on the SHDN pin allows for almost 10% of input supply droop before disabling the converter.

#### **RSENSE Selection**

3845fd The current sense resistor,  $R_{\text{SENSE}}$ , monitors the inductor current of the supply (See Typical Application on front page). Its value is chosen based on the maximum required output load current. The LT3845 current sense amplifier

has a maximum voltage threshold of, typically, 100mV. Therefore, the peak inductor current is  $100 \text{mV/R}_{\text{SENSF}}$ . The maximum output load current,  $I_{\text{OUT} (MAX)}$ , is the peak inductor current minus half the peak-to-peak ripple current,  $\Delta I_1$ .

Allowing adequate margin for ripple current and external component tolerances,  $R_{\text{SENSF}}$  can be calculated as follows:

$$
R_{\text{SENSE}} = \frac{70 \text{mV}}{I_{\text{OUT}(MAX)}}
$$

Typical values for R<sub>SENSE</sub> are in the range of  $0.005\Omega$ to 0.05Ω.

#### **Operating Frequency**

The choice of operating frequency is a trade off between efficiency and component size. Low frequency operation improves efficiency by reducing MOSFET switching losses and gate charge losses. However, lower frequency operation requires more inductance for a given amount of ripple current, resulting in a larger inductor size and higher cost. If the ripple current is allowed to increase, larger output capacitors may be required to maintain the same output ripple. For converters with high step-down  $V_{IN}$  to  $V_{OUT}$ ratios, another consideration is the minimum on-time of the LT3845 (see the Minimum On-time Considerations section). A final consideration for operating frequency is that in noise-sensitive communications systems, it is often desirable to keep the switching noise out of a sensitive frequency band. The LT3845 uses a constant frequency





architecture that can be programmed over a 100kHz to 500kHz range with a single resistor from the  $f_{\text{SET}}$  pin to ground, as shown in Figure 2. The nominal voltage on the  $f_{\text{SFT}}$  pin is 1V and the current that flows from this pin is used to charge an internal oscillator capacitor. The value of  $R_{SFT}$  for a given operating frequency can be chosen from Figure 2 or from the following equation:

 $R_{\text{SET}(k\Omega)} = 8.4 \cdot 10^4 \cdot f_{\text{SW}}(-1.31)$ 

Table 1 lists typical resistor values for common operating frequencies.

**Table 1. Recommended 1% Standard Values**

| $R_{\text{SET}}$ (k $\Omega$ ) | $f_{SW}$ (kHz) |
|--------------------------------|----------------|
| 191                            | 100            |
| 118                            | 150            |
| 80.6                           | 200            |
| 63.4                           | 250            |
| 49.9                           | 300            |
| 40.2                           | 350            |
| 33.2                           | 400            |
| 27.4                           | 450            |
| 23.2                           | 500            |

#### **Inductor Selection**

The critical parameters for selection of an inductor are minimum inductance value, volt-second product, saturation current and/or RMS current.

For a given  $\Delta I_L$ , The minimum inductance value is calculated as follows:

$$
L \geq V_{\text{OUT}} \cdot \frac{V_{\text{IN}(\text{MAX})} - V_{\text{OUT}}}{f_{\text{SW}} \cdot V_{\text{IN}(\text{MAX})} \cdot \Delta I_{\text{L}}}
$$

 $f<sub>SW</sub>$  is the switch frequency.

The typical range of values for  $\Delta I_L$  is (0.2 •  $I_{\text{OUT} (MAX)}$ ) to  $(0.5 \cdot I_{\text{OUT}(MAX)})$ , where  $I_{\text{OUT}(MAX)}$  is the maximum load current of the supply. Using  $\Delta I_L = 0.3 \cdot I_{\text{OUT} (MAX)}$  yields a good design compromise between inductor performance versus inductor size and cost. A value of  $\Delta I_L = 0.3 \cdot I_{\text{OUT} (MAX)}$ produces a  $\pm$ 15% of  $I<sub>OUT(MAX)</sub>$  ripple current around the DC output current of the supply. Lower values of  $\Delta I_1$  require larger and more costly magnetics. Higher values of  $\Delta I_L$ 



will increase the peak currents, requiring more filtering on the input and output of the supply. If  $\Delta I_L$  is too high, the slope compensation circuit is ineffective and current mode instability may occur at duty cycles greater than 50%. To satisfy slope compensation requirements the minimum inductance is calculated as follows:

$$
L_{\text{MIN}} > V_{\text{OUT}} \cdot \frac{2DC_{\text{MAX}} - 1}{DC_{\text{MAX}}} \cdot \frac{R_{\text{SENSE}} \cdot 8.33}{f_{\text{SW}}}
$$

The magnetics vendors specify either the saturation current, the RMS current or both. When selecting an inductor based on inductor saturation current, use the peak current through the inductor,  $I_{\text{OUT}(\text{MAX})} + \Delta I_{\text{I}}/2$ . The inductor saturation current specification is the current at which the inductance, measured at zero current, decreases by a specified amount, typically 30%.

When selecting an inductor based on RMS current rating, use the average current through the inductor,  $I_{\text{OUT}(\text{MAX})}$ . The RMS current specification is the RMS current at which the part has a specific temperature rise, typically  $40^{\circ}$ C, above 25°C ambient.

After calculating the minimum inductance value, the volt-second product, the saturation current and the RMS current for your design, select an off-the-shelf inductor. Contact the Application group at Linear Technology for further support.

For more detailed information on selecting an inductor, please see the "Inductor Selection" section of Linear Technology Application Note 44.

#### **MOSFET Selection**

The selection criteria of the external N-channel standard level power MOSFETs include on resistance  $(R_{DS(ON)}),$ reverse transfer capacitance  $(C_{RSS})$ , maximum drain source voltage ( $V_{DSS}$ ), total gate charge ( $Q_G$ ) and maximum continuous drain current.

For maximum efficiency, minimize  $R_{DS(ON)}$  and  $C_{RSS}$ . Low  $R_{DS(ON)}$  minimizes conduction losses while low  $C_{RSS}$ minimizes transition losses. The problem is that  $R_{DS(ON)}$ is inversely related to  $C<sub>RSS</sub>$ . In selecting the top MOSFET balancing the transition losses with the conduction losses is a good idea while the bottom MOSFET is dominated by the conduction loss, which is worse during a short-circit condition or at a very low duty cycle.

Calculate the maximum conduction losses of the MOSFETs:

$$
P_{\text{COND(TOP)}} = I_{\text{OUT(MAX)}}^2 \cdot \frac{V_{\text{OUT}}}{V_{\text{IN}}} \cdot R_{\text{DS(ON)}}
$$
\n
$$
P_{\text{COND(BOT)}} = I_{\text{OUT(MAX)}}^2 \cdot \frac{V_{\text{IN}} - V_{\text{OUT}}}{V_{\text{IN}}} \cdot R_{\text{DS(ON)}}
$$

Note that  $R_{DS(ON)}$  has a large positive temperature dependence. The MOSFET manufacturer's data sheet contains a curve,  $R_{DS(ON)}$  vs Temperature.

In the main MOSFET, transition losses are proportional to  $V_{\text{IN}}^2$  and can be considerably large in high voltage applications ( $V_{IN}$  > 20V). Calculate the maximum transition losses:

$$
P_{TRAN(TOP)} = k \cdot V_{IN}^2 \cdot I_{OUT(MAX)} \cdot C_{RSS} \cdot f_{SW}
$$

where k is a constant inversely related to the gate driver current, approximated by  $k = 2$  for LT3845 applications.

The total maximum power dissipations of the MOSFET are:

 $P_{TOP(TOTAL)} = P_{COND(MAIN)} + P_{TRAN(MAIN)}$ 

 $P_{BOT(TOTAL)} = P_{COND(SYNC)}$ 

To achieve high supply efficiency, keep the total power dissipation in each switch to less than 3% of the total output power. Also, complete a thermal analysis to ensure that the MOSFET junction temperature is not exceeded.

$$
T_J = T_A + P_{(TOTAL)} \bullet \theta_{JA}
$$

where  $\theta_{JA}$  is the package thermal resistance and  $T_A$  is the ambient temperature. Keep the calculated  $T_J$  below the maximum specified junction temperature, typically  $150^{\circ}$ C.

Note that when  $V_{IN}$  is high and  $f_{SW}$  is high, the transition losses may dominate. A MOSFET with higher  $R_{DS(ON)}$ and lower  $C<sub>RSS</sub>$  may provide higher efficiency. MOSFETs with higher voltage  $V_{DSS}$  specification usually have higher  $R_{DS(ON)}$  and lower  $C_{RSS}$ .

Choose the MOSFET  $V_{DSS}$  specification to exceed the maximum voltage across the drain to the source of the MOSFET, which is  $V_{IN(MAX)}$  plus any additional ringing on the switch node. Ringing on the switch node can be greatly reduced with good PCB layout and, if necessary, an RC snubber.

In some applications, parasitic FET capacitances couple the negative going switch node transient onto the bottom gate drive pin of the LT3845, causing a negative voltage in excess of the Absolute Maximum Rating to be imposed on that pin. Connection of a catch Schottky diode from this pin to ground will eliminate this effect. A 1A current rating is typically sufficient of the diode.

The internal  $V_{CC}$  regulator is capable of sourcing up to 40mA limiting the maximum total MOSFET gate charge,  $Q_G$ , to 35mA/f<sub>SW</sub>. The  $Q_G$  vs  $V_{GS}$  specification is typically provided in the MOSFET data sheet. Use  $Q<sub>G</sub>$  at  $V<sub>GS</sub>$  of 8V. If  $V_{\text{CC}}$  is back driven from an external supply, the MOSFET drive current is not sourced from the internal regulator of the LT3845 and the  $Q<sub>G</sub>$  of the MOSFET is not limited by the IC. However, note that the MOSFET drive current is supplied by the internal regulator when the external supply back driving  $V_{CC}$  is not available such as during start-up or short circuit.

The manufacturer's maximum continuous drain current specification should exceed the peak switch current,  $I_{\text{OUT}(MAX)} + \Delta I_L/2$ .

During the supply start-up, the gate drive levels are set by the  $V_{CC}$  voltage regulator, which is approximately 8V. Once the supply is up and running, the  $V_{CC}$  can be back driven by an auxiliary supply such as  $V_{\text{OUT}}$ . It is important not to exceed the manufacturer's maximum  $V_{GS}$  specification. A standard level threshold MOSFET typically has a  $V_{GS}$ maximum of 20V.

#### **Input Capacitor Selection**

A local input bypass capacitor is required for buck converters because the input current is pulsed with fast rise and fall times. The input capacitor selection criteria are based on the bulk capacitance and RMS current capability. The bulk capacitance will determine the supply input ripple voltage. The RMS current capability is used to prevent overheating the capacitor.

The bulk capacitance is calculated based on maximum input ripple,  $\Delta V_{IN}$ :

$$
C_{IN(BULK)} = \frac{I_{OUT(MAX)} \cdot V_{OUT}}{\Delta V_{IN} \cdot f_{SW} \cdot V_{IN(MIN)}}
$$

 $\Delta V_{IN}$  is typically chosen at a level acceptable to the user. 100mV to 200mV is a good starting point. Aluminum electrolytic capacitors are a good choice for high voltage, bulk capacitance due to their high capacitance per unit area.

The capacitor's RMS current is:

$$
I_{\text{CIN(RMS)}} = I_{\text{OUT}} \sqrt{\frac{V_{\text{OUT}}(V_{\text{IN}} - V_{\text{OUT}})}{(V_{\text{IN}})^2}}
$$

If applicable, calculate it at the worst case condition,  $V_{IN}$  = 2V<sub>OUT</sub>. The RMS current rating of the capacitor is specified by the manufacturer and should exceed the calculated  $I_{CIN(RMS)}$ . Due to their low ESR (Equivalent Series Resistance), ceramic capacitors are a good choice for high voltage, high RMS current handling. Note that the ripple current ratings from aluminum electrolytic capacitor manufacturers are based on 2000 hours of life. This makes it advisable to further derate the capacitor or to choose a capacitor rated at a higher temperature than required.

The combination of aluminum electrolytic capacitors and ceramic capacitors is an economical approach to meeting the input capacitor requirements. The capacitor voltage rating must be rated greater than  $V_{IN(MAX)}$ . Multiple capacitors may also be paralleled to meet size or height requirements in the design. Locate the capacitor very close to the MOSFET switch and use short, wide PCB traces to minimize parasitic inductance.

#### **Output Capacitor Selection**

The output capacitance,  $C_{\Omega U}$ , selection is based on the design's output voltage ripple,  $\Delta V_{\text{OUT}}$  and transient load requirements.  $\Delta V_{\text{OUT}}$  is a function of  $\Delta I_L$  and the C<sub>OUT</sub> ESR. It is calculated by:

$$
\Delta V_{\text{OUT}} = \Delta I_{\text{L}} \bullet \left( \text{ESR} + \frac{1}{(8 \bullet f_{\text{SW}} \bullet C_{\text{OUT}})} \right)
$$



The maximum ESR required to meet a  $\Delta V_{\text{OUT}}$  design requirement can be calculated by:

$$
ESR(MAX) = \frac{(\Delta V_{OUT})(L)(f_{SW})}{V_{OUT} \cdot \left(1 - \frac{V_{OUT}}{V_{IN(MAX)}}\right)}
$$

Worst-case  $\Delta V_{\text{OUT}}$  occurs at highest input voltage. Use paralleled multiple capacitors to meet the ESR requirements. Increasing the inductance is an option to lower the ESR requirements. For extremely low  $\Delta V_{OUT}$ , an additional LC filter stage can be added to the output of the supply. Application Note 44 has some good tips on sizing an additional output filter.

#### **Output Voltage Programming**

A resistive divider sets the DC output voltage according to the following formula:

$$
R2 = R1\left(\frac{V_{OUT}}{1.231V} - 1\right)
$$

The external resistor divider is connected to the output of the converter as shown in Figure 3. Tolerance of the feedback resistors will add additional error to the output voltage.

Example:  $V_{OUT} = 12V$ ; R1 = 10k $\Omega$ 

$$
R2 = 10k\Omega\left(\frac{12V}{1.231V} - 1\right) = 87.48k\Omega - use 86.6k\Omega 1\%
$$



**Figure 3. Output Voltage Feedback Divider Figure 4. Undervoltage Feedback Divider**

The  $V_{FB}$  pin input bias current is typically 25nA, so use of extremely high value feedback resistors could cause a converter output that is slightly higher than expected. Bias current error at the output can be estimated as:

 $\Delta V_{\text{OUT(RIAS)}} = 25nA \cdot R2$ 

#### **Supply UVLO and Shutdown**

The SHDN pin has a precision voltage threshold with hysteresis which can be used as an undervoltage lockout threshold (UVLO) for the power supply. Undervoltage lockout keeps the LT3845 in shutdown until the supply input voltage is above a certain voltage programmed by the user. The hysteresis voltage prevents noise from falsely tripping UVLO.

Resistors are chosen by first selecting  $R_B$ . Then

$$
R_A = R_B \cdot \left(\frac{V_{\text{SUPPLY(ON)}}}{1.35V} - 1\right)
$$

 $V_{\text{SUPPLY(ON)}}$  is the input voltage at which the undervoltage lockout is disabled and the supply turns on.

Example: Select  $R_B = 49.9k\Omega$ ,  $V_{SUPPLY(ON)} = 14.5V$  (based on a 15V minimum input voltage)

$$
R_A = 49.9k\Omega \cdot \left(\frac{14.5V}{1.35V} - 1\right)
$$

 $= 486.1 \text{k}\Omega$  (499k $\Omega$  resistor is selected)





If low supply current in standby mode is required, select a higher value of  $R_B$ .

The supply turn off voltage is 9% below turn on. In the example the  $V_{\text{SUPPLY(OFF)}}$  would be 13.2V.

If additional hysteresis is desired for the enable function, an external positive feedback resistor can be used from the LT3845 regulator output.

The shutdown function can be disabled by connecting the  $\overline{\text{SHDN}}$  pin to the V<sub>IN</sub> through a large value pull-up resistor. This pin contains a low impedance clamp at 6V, so the SHDN pin will sink current from the pull-up resistor( $R_{PI}$ ):

$$
I_{\overline{SHDN}} = \frac{V_{IN} - 6V}{R_{PU}}
$$

Because this arrangement will clamp the SHDN pin to the 6V, it will violate the 5V absolute maximum voltage rating of the pin. This is permitted, however, as long as the absolute maximum input current rating of 1mA is not exceeded. Input SHDN pin currents of <100μA are recommended: a  $1\text{M}\Omega$  or greater pull-up resistor is typically used for this configuration.

#### **Soft-Start**

The desired soft-start time  $(t_{SS})$  is programmed via the  $C_{SS}$  capacitor as follows:

$$
C_{SS} = \frac{2\mu A \cdot t_{SS}}{1.231V}
$$

The amount of time in which the power supply can withstand a  $V_{IN}$ ,  $V_{CC}$  or  $V_{\overline{SHDN}}$  UVLO fault condition ( $t_{FAULT}$ ) before the  $C_{SS}$  pin voltage enters its active region is approximated by the following formula:

$$
t_{FAULT} = \frac{C_{SS} \cdot 0.65V}{50 \mu A}
$$

#### **Oscillator SYNC**

The oscillator can be synchronized to an external clock. Set the  $R_{\text{SET}}$  resistor at least 10% below the desired sync frequency.

It is recommended that the SYNC pin be driven with a square wave that has amplitude greater than 2V, pulse width greater than 1μs and rise time less than 500ns. The rising edge of the sync wave form triggers the discharge of the internal oscillator capacitor. The SYNC pin is not available in the N-Package.

#### **Minimum On-Time Considerations (Buck Mode)**

Minimum on-time  $t_{ON(MIN)}$  is the smallest amount of time that the LT3845 is capable of turning the top MOSFET on and off again. It is determined by internal timing delays and the amount of gate charge required turning on the top MOSFET. Low duty cycle applications may approach this minimum on-time limit and care should be taken to ensure that:

$$
t_{ON} = \frac{V_{OUT}}{V_{IN} \cdot f_{SW}} > t_{ON(MIN)}
$$

where  $t_{ON(MIN)}$  is 400ns worst case.

If the duty cycle falls below what can be accommodated by the minimum on-time, the LT3845 will begin to skip cycles. The output will be regulated, but the ripple current and ripple voltage will increase. If lower frequency operation is acceptable, the on-time can be increased above  $t_{ON(MIN)}$ for the same step-down ratio.

#### **Layout Considerations**

The LT3845 is typically used in DC/DC converter designs that involve substantial switching transients. The switch drivers on the IC are designed to drive large capacitances and, as such, generate significant transient currents themselves. Careful consideration must be made regarding supply bypass capacitor locations to avoid corrupting the ground reference used by IC.

Typically, high current paths and transients from the input supply and any local drive supplies must be kept isolated from SGND, to which sensitive circuits such as the error amp reference and the current sense circuits are referred.

Effective grounding can be achieved by considering switch current in the ground plane, and the return current paths of each respective bypass capacitor. The  $V_{IN}$  bypass return,  $V_{CC}$  bypass return, and the source of the synchronous



FET carry PGND currents. SGND originates at the negative terminal of the  $V_{\text{OUT}}$  bypass capacitor, and is the small signal reference for the LT3845.

Don't be tempted to run small traces to separate ground paths. A good ground plane is important as always, but PGND referred bypass elements must be oriented such that transient currents in these return paths do not corrupt the SGND reference.

During the dead-time between switch conduction, the body diode of the synchronous FET conducts inductor current. Commutating this diode requires a significant charge contribution from the main switch. At the instant the body diode commutates, a current discontinuity is created and parasitic inductance causes the switch node to fly up in response to this discontinuity. High currents and excessive parasitic inductance can generate extremely fast dV/dt rise times. This phenomenon can cause avalanche breakdown in the synchronous FET body diode, significant inductive overshoot on the switch node, and shoot-through currents via parasitic turn-on of the synchronous FET. Layout practices and component orientations that minimize parasitic inductance on this node is critical for reducing these effects.

Ringing waveforms in a converter circuit can lead to device failure, excessive EMI, or instability. In many cases, you can damp a ringing waveform with a series RC network across the offending device. In LT3845 applications, any ringing will typically occur on the switch node, which can usually be reduced by placing a snubber across the synchronous FET. Use of a snubber network, however, should be considered a last resort. Effective layout practices typically reduce ringing and overshoot, and will eliminate the need for such solutions.

Effective grounding techniques are critical for successful DC/DC converter layouts. Orient power path components such that current paths in the ground plane do not cross through signal ground areas. Signal ground refers to the Exposed Pad on the backside of the LT3845 IC in the TSSOP package. SGND is referenced to the (–) terminal of the  $V_{\text{OUT}}$  decoupling capacitor and is used as the converter voltage feedback reference. Power ground currents are controlled on the LT3845 via the PGND pin, and this ground references the high current synchronous switch drive components, as well as the local  $V_{CC}$  supply. It is important to keep PGND and SGND voltages consistent with each other, so separating these grounds with thin traces is not recommended. When the synchronous FET is turned on, gate drive surge currents return to the LT3845 PGND pin from the FET source. The BOOST supply refresh surge currents also return through this same path. The synchronous FET must be oriented such that these PGND return currents do not corrupt the SGND reference. Problems caused by the PGND return path are generally recognized during heavy load conditions, and are typically evidenced as multiple switch pulses occurring during a single switch cycle. This behavior indicates that SGND is being corrupted and grounding should be improved. SGND corruption can often be eliminated, however, by adding a small capacitor (100pF to 200pF) across the synchronous switch FET from drain to source.

The high di/dt loop formed by the switch MOSFETs and the input capacitor  $(C_{1N})$  should have short wide traces to minimize high frequency noise and voltage stress from inductive ringing. Surface mount components are preferred to reduce parasitic inductances from component leads. Connect the drain of the main switch MOSFET directly to the  $(+)$  plate of  $C_{IN}$ , and connect the source of the synchronous switch MOSFET directly to the (–) terminal of  $C_{IN}$ . This capacitor provides the AC current to the switch MOSFETs. Switch path currents can be controlled by orienting switch FETs, the switched inductor, and input and output decoupling capacitors in close proximity to each other.

Locate the  $V_{CC}$  and BOOST decoupling capacitors in close proximity to the IC. These capacitors carry the MOSFET drivers' high peak currents. Locate the small-signal components away from high frequency switching nodes (BOOST, SW, TG,  $V_{CC}$  and BG). Small-signal nodes are oriented on the left side of the LT3845, while high current switching nodes are oriented on the right side of the IC to simplify layout. This also helps prevent corruption of the SGND reference.

Connect the  $V_{FB}$  pin directly to the feedback resistors independent of any other nodes, such as the SENSE– pin. The feedback resistors should be connected between the  $(+)$  and  $(-)$  terminals of the output capacitor  $(C_{\Omega \cup \Gamma})$ .

Locate the feedback resistors in close proximity to the LT3845 to minimize the length of the high impedance  $V_{FB}$  node.

The SENSE– and SENSE+ traces should be routed together and kept as short as possible.

The LT3845 TSSOP package has been designed to efficiently remove heat from the IC via the Exposed Pad on the backside of the package. The Exposed Pad is soldered to a copper footprint on the PCB. This footprint should be made as large as possible to reduce the thermal resistance of the IC case to ambient air.

#### **Orientation of Components Isolates Power Path and PGND Currents, Preventing Corruption of SGND Reference**





### **TYPICAL APPLICATIONS**



**9V-16V to 3.3V at 10A DC/DC Converter Capable of Withstanding 60V Transients, All Ceramic Capacitors and Soft-Start Enabled**

**Efficiency and Power Loss** 



**A LINEAR** 

### **TYPICAL APPLICATIONS**



**9V-16V to 5V at 10A DC/DC Converter, 500kHz Frequency Operation, Capable of Withstanding 36V Transients, All Ceramic Capacitors, Soft-Start and Burst Mode Enabled**

**Efficiency and Power Loss** 





### **TYPICAL APPLICATIONS**

**9V-24V to 3.3V, 2-Phase at 10A per Phase, DC/DC Converter with Spread Spectrum Operation**



C<sub>OUT</sub>: MURATA GRM32ER60J107ME20<br>D1, D3: DIODES, INC. B160

L1, L2: VISHAY IHLP-5050FD-01



### **PACKAGE DESCRIPTION**

**FE Package 16-Lead Plastic TSSOP (4.4mm)** (Reference LTC DWG # 05-08-1663)

**Exposed Pad Variation BC**







MILLIMETERS NOTE: 1. CONTROLLING DIMENSION: MILLIMETERS 4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT 2. DIMENSIONS ARE IN MILLIMETERS

3. DRAWING NOT TO SCALE

(INCHES) \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE

**N Package 16-Lead PDIP** (Reference LTC DWG # 05-08-1510)



NOTE: 1. DIMENSIONS ARE INCHES MILLIMETERS

\*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm) N16 1002







### **REVISION HISTORY (Revision history begins at Rev D)**





25

### **TYPICAL APPLICATION**

**9V-16V to 3.3V at 5A DC/DC Converter, Frequency Synchronization Range 150kHz to 300kHz, Capable of Withstanding 60V Transients, All Ceramic Capacitors, Soft-Start and Burst Mode Enabled**



### **RELATED PARTS**



LT 0110 REV D · PRINTED IN USA ł

## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Analog Devices Inc.](https://www.mouser.com/analog-devices):

 [LT3845EN#PBF](https://www.mouser.com/access/?pn=LT3845EN#PBF) [LT3845MPFE](https://www.mouser.com/access/?pn=LT3845MPFE) [LT3845MPFE#PBF](https://www.mouser.com/access/?pn=LT3845MPFE#PBF) [LT3845IFE#TRPBF](https://www.mouser.com/access/?pn=LT3845IFE#TRPBF) [LT3845EFE#PBF](https://www.mouser.com/access/?pn=LT3845EFE#PBF) [LT3845EFE#TRPBF](https://www.mouser.com/access/?pn=LT3845EFE#TRPBF) [LT3845MPFE#TRPBF](https://www.mouser.com/access/?pn=LT3845MPFE#TRPBF) [LT3845IFE#PBF](https://www.mouser.com/access/?pn=LT3845IFE#PBF) [DC1073A](https://www.mouser.com/access/?pn=DC1073A)