

# **MOSFET** - N-Channel, POWERTRENCH®

100 V, 4.5 A, 60 m $\Omega$ 

# FDS3692

#### **Features**

- $R_{DS(ON)} = 50 \text{ m}\Omega$  (Typ.),  $V_{GS} = 10 \text{ V}$ ,  $I_D = 4.5 \text{ A}$
- $Q_g(tot) = 11 \text{ nC (Typ.)}, V_{GS} = 10 \text{ V}$
- Low Miller Charge
- Low Q<sub>RR</sub> Body Diode
- Optimized Efficiency at High Frequencies
- UIS Capability (Single Pulse and Repetitive Pulse)
- This Device is Pb-Free, Halide Free and is RoHS Compliant

#### **Applications**

- DC/DC Converters and Off-Line UPS
- Distributed Power Architectures and VRMs
- Primary Switch for 24 V and 48 V Systems
- High Voltage Synchronous Rectifier
- Direct Injection / Diesel Injection Systems
- 42 V Automotive Load Control
- Electronic Valve Train Systems

#### **MOSFET MAXIMUM RATINGS** (T<sub>A</sub> = 25°C, unless otherwise noted)

| Symbol                            |                                        | Ratings                                                                  | Unit     |    |
|-----------------------------------|----------------------------------------|--------------------------------------------------------------------------|----------|----|
| $V_{DSS}$                         | Drain to Source                        | 100                                                                      | V        |    |
| V <sub>GS</sub>                   | Gate to Source                         | +20                                                                      | V        |    |
| I <sub>D</sub>                    | Drain Current                          | Continuous ( $T_A = 25$ °C, $V_{GS} = 10$ V, $R_{\theta JA} = 50$ °C/W)  | 4.5      | А  |
|                                   |                                        | Continuous ( $T_A = 100$ °C, $V_{GS} = 10$ V, $R_{\theta JA} = 50$ °C/W) | 2.8      | А  |
|                                   |                                        | Pulsed                                                                   | Figure 4 | Α  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 1) |                                                                          | 171      | mJ |
| P <sub>D</sub>                    | Power Dissipation                      |                                                                          | 2.5      | W  |
|                                   | Derate above 2                         | 20                                                                       | mW/°C    |    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and                          | -55 to 150                                                               | °C       |    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1.  $E_{AS}$  of 171 mJ is based on starting  $T_J$  = 25°C, L = 38 mH,  $I_{AS}$  = 3 A. 100% test at L = 1 mH,  $I_{AS}$  = 10.3 A.

| V <sub>DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |  |
|------------------|-------------------------|--------------------|--|
| 100 V            | 60 mΩ @ 10 V            | 4.5 A              |  |





FDS3692 = Device Code
A = Assembly Site
L = Wafer Lot Number
YW = Assembly Start Week

#### **PIN CONNECTIONS**



#### ORDERING INFORMATION

See detailed ordering and shipping information on page 13 of this data sheet.

#### THERMAL CHARACTERISTICS

| Symbol          | Parameter                                                        | Ratings | Unit |
|-----------------|------------------------------------------------------------------|---------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient at 10 Seconds (Note 3)   | 50      | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient at 1000 Seconds (Note 3) | 85      | °C/W |
| $R_{	heta JC}$  | Thermal Resistance, Junction to Case (Note 2)                    | 25      | °C/W |

R<sub>θ,JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>θ,JC</sub> is guaranteed by design while R<sub>θ,CA</sub> is determined by the user's board design.
 R<sub>θ,JA</sub> is measured with 1.0 in<sup>2</sup> copper on FR-4 board.

# **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol              | Parameter                                  | Test Condition                                                                                      | Min | Тур   | Max   | Unit |  |
|---------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-------|-------|------|--|
| OFF CHAR            | ACTERISTICS                                |                                                                                                     | •   | •     |       |      |  |
| B <sub>VDSS</sub>   | Drain to Source Breakdown Voltage          | $I_D = 250 \mu A, V_{GS} = 0 V$                                                                     | 100 | _     | _     | V    |  |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current            | V <sub>DS</sub> = 80 V, V <sub>GS</sub> = 0 V                                                       | _   | -     | 1     | μΑ   |  |
|                     |                                            | V <sub>DS</sub> = 80 V, V <sub>GS</sub> = 0 V, T <sub>C</sub> = 150°C                               | _   | -     | 250   |      |  |
| I <sub>GSS</sub>    | Gate to Source Leakage Current             | V <sub>GS</sub> = ±20 V                                                                             | _   | -     | ±100  | nA   |  |
| ON CHARA            | ACTERISTICS                                |                                                                                                     |     |       |       |      |  |
| V <sub>GS(TH)</sub> | Gate to Source Threshold Voltage           | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                                                  | 2   | -     | 4     | V    |  |
| R <sub>DS(ON)</sub> | Drain to Source On Resistance              | I <sub>D</sub> = 4.5 A, V <sub>GS</sub> = 10 V                                                      | -   | 0.050 | 0.060 | Ω    |  |
|                     |                                            | I <sub>D</sub> = 2 A, V <sub>GS</sub> = 6 V                                                         | _   | 0.064 | 0.096 |      |  |
|                     |                                            | I <sub>D</sub> = 4.5 A, V <sub>GS</sub> = 10 V, T <sub>C</sub> = 150°C                              | _   | 0.101 | 0.122 |      |  |
| DYNAMIC (           | CHARACTERISTICS                            |                                                                                                     | •   |       | •     | •    |  |
| C <sub>ISS</sub>    | Input Capacitance                          | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V, f = 1MHz                                             | _   | 746   | _     | pF   |  |
| C <sub>OSS</sub>    | Output Capacitance                         |                                                                                                     | -   | 115   | _     | pF   |  |
| C <sub>RSS</sub>    | Reverse Transfer Capacitance               |                                                                                                     | -   | 27    | _     | pF   |  |
| Q <sub>g(TOT)</sub> | Total Gate Charge at 10 V                  | $V_{GS}$ = 0 V to 10 V, $V_{DD}$ = 50 V, $I_D$ = 4.5 A, $I_g$ = 1.0 mA                              | -   | 11    | 15    | nC   |  |
| $Q_{g(TH)}$         | Threshold Gate Charge                      | $V_{GS} = 0 \text{ V to 2 V}, V_{DD} = 50 \text{ V}, I_{D} = 4.5 \text{ A}, I_{g} = 1.0 \text{ mA}$ | -   | 1.4   | 1.9   | nC   |  |
| Q <sub>gs</sub>     | Gate to Source Gate Charge                 | $V_{DD} = 50 \text{ V}, I_D = 4.5 \text{ A } I_g = 1.0 \text{ mA}$                                  | _   | 3.5   | _     | nC   |  |
| Q <sub>gs2</sub>    | Gate Charge Threshold to Plateau           |                                                                                                     | _   | 2.1   | _     | nC   |  |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge              |                                                                                                     | -   | 2.8   | _     | nC   |  |
| SWITCHING           | G CHARACTERISTICS (V <sub>GS</sub> = 10 V) |                                                                                                     | •   | •     |       |      |  |
| t <sub>ON</sub>     | Turn-On Time                               | $V_{DD} = 50 \text{ V}, I_D = 4.5 \text{ A}, V_{GS} = 10 \text{ V},$                                | _   | -     | 54    | ns   |  |
| t <sub>d(ON)</sub>  | Turn-On Delay Time                         | $R_{GS} = 26 \Omega$                                                                                | -   | 9.8   | _     | ns   |  |
| t <sub>r</sub>      | Rise Time                                  |                                                                                                     | -   | 26    | _     | ns   |  |
| t <sub>d(OFF)</sub> | Turn-Off Delay Time                        |                                                                                                     | _   | 34    | _     | ns   |  |
| t <sub>f</sub>      | Fall Time                                  |                                                                                                     | _   | 26    | _     | ns   |  |
| t <sub>OFF</sub>    | Turn-Off Time                              |                                                                                                     | -   | -     | 90    | ns   |  |
| DRAIN-SOL           | URCE DIODE CHARACTERISTICS                 |                                                                                                     | •   | •     |       |      |  |
| V <sub>SD</sub>     | Source to Drain Diode Voltage              | I <sub>SD</sub> = 4.5 A                                                                             | _   | -     | 1.25  | V    |  |
|                     |                                            | I <sub>SD</sub> = 2 A                                                                               | _   | _     | 1.0   | V    |  |
| t <sub>rr</sub>     | Reverse Recovery Time                      | I <sub>SD</sub> = 4.5 A, dI <sub>SD</sub> /dt = 100 A/μs                                            | -   | -     | 47    | ns   |  |
| Q <sub>RR</sub>     | Reverse Recovered Charge                   | I <sub>SD</sub> = 4.5 A, dI <sub>SD</sub> /dt = 100 A/μs                                            | _   | _     | 64    | nC   |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

# TYPICAL CHARACTERISTICS (T<sub>A</sub> = 25°C, UNLESS OTHERWISE NOTED)

ID, DRAIN CURRENT (A)





Figure 1. Normalized Power Dissipation vs.

Ambient Temperature

Figure 2. Maximum Continuous Drain Current vs.

Case Temperature



Figure 3. Normalized Maximum Transient Thermal Impedance



Figure 4. Peak Current Capability

# TYPICAL CHARACTERISTICS (T<sub>A</sub> = 25°C, UNLESS OTHERWISE NOTED) (CONTINUED)



Figure 5. Forward Bias Safe Operating Area



NOTE: Refer to onsemi Application Notes AN7514 and AN7515

Figure 6. Unclamped Inductive Switching Capability



Figure 7. Transfer Characteristics



Figure 8. Saturation Characteristics



Figure 9. Drain to Source On Resistance vs.

Drain Current



Figure 10. Normalized Drain to Source On Resistance vs. Junction Temperature

# **TYPICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C, UNLESS OTHERWISE NOTED) (CONTINUED)



Figure 11. Normalized Gate Threshold Voltage vs.

Junction Temperature



Figure 12. Normalized Drain to Source Breakdown Voltage vs. Junction Temperature



Figure 13. Capacitance vs. Drain to Source Voltage



Figure 14. Gate Charge Waveforms for Constant Gate Currents

# **TEST CIRCUITS AND WAVEFORMS**



Figure 15. Unclamped Energy Test Circuit



Figure 16. Unclamped Energy Waveforms



Figure 17. Gate Charge Test Circuit



Figure 18. Gate Charge Waveforms



Figure 19. Switching Time Test Circuit



Figure 20. Switching Time Waveforms

#### THERMAL RESISTANCE VS. MOUNTING PAD AREA

The maximum rated junction temperature,  $T_{JM}$ , and the thermal resistance of the heat dissipating path determines the maximum allowable device power dissipation,  $P_{DM}$ , in an application. Therefore the application's ambient temperature,  $T_A$  (°C), and thermal resistance  $R_{\theta JA}$  (°C/W) must be reviewed to ensure that  $T_{JM}$  is never exceeded. Equation 1 mathematically represents the relationship and serves as the basis for establishing the rating of the part.

$$\mathsf{P}_{\mathsf{DM}} = \frac{\left(\mathsf{T}_{\mathsf{JM}} - \mathsf{T}_{\mathsf{A}}\right)}{\mathsf{R}_{\mathsf{\theta}\mathsf{JA}}} \tag{eq. 1}$$

In using surface mount devices such as the SO8 package, the environment in which it is applied will have a significant influence on the part's current and maximum power dissipation ratings. Precise determination of  $P_{DM}$  is complex and influenced by many factors:

- Mounting pad area onto which the device is attached and whether there is copper on one side or both sides of the board.
- 2. The number of copper layers and the thickness of the board.
- 3. The use of external heat sinks.
- 4. The use of thermal vias.
- 5. Air flow and board orientation.
- For non steady state applications, the pulse width, the duty cycle and the transient thermal response of the part, the board and the environment they are in.

**onsemi** provides thermal information to assist the designer' preliminary application evaluation. Figure 21 defines the  $R_{\theta JA}$  for the device as a function of the top copper (component side) area. This is for a horizontally positioned FR–4 board with 1oz copper after 1000 seconds of steady state power with no air flow. This graph provides the necessary information for calculation of the steady state junction temperature or power dissipation. Pulse applications can be evaluated using the **onsemi** device Spice thermal model or manually utilizing the normalized maximum transient thermal impedance curve.

Thermal resistances corresponding to other copper areas can be obtained from Figure 21 or by calculation using Equation 2. The area, in square inches is the top copper area including the gate and source pads.

$$R_{\theta JA} = 64 + \frac{26}{0.23 + Area}$$
 (eq. 2)

The transient thermal impedance ( $Z_{\theta JA}$ ) is also effected by varied top copper board area. Figure 22 shows the effect of copper pad area on single pulse transient thermal impedance. Each trace represents a copper pad area in square inches corresponding to the descending list in the graph. Spice and SABER thermal models are provided for each of the listed pad areas.

Copper pad area has no perceivable effect on transient thermal impedance for pulse widths less than 100 ms. For pulse widths less than 100 ms the transient thermal impedance is determined by the die and package. Therefore, CTHERM1 through CTHERM5 and RTHERM1 through RTHERM5 remain constant for each of the thermal models. A listing of the model component values is available in Table 1.



Figure 21. Thermal Resistance vs. Mounting Pad Area



Figure 22. Thermal Impedance vs. Mounting Pad Area

#### **PSPICE ELECTRICAL MODEL**

.SUBCKT FDS3692 2 1 3; rev Aug 2002

Ca 12 8 2.82e-10 Cb 15 14 2.82e-10 Cin 6 8 7.0e-10

Dbody 7 5 DbodyMOD Dbreak 5 11 DbreakMOD Dplcap 10 5 DplcapMOD

Ebreak 11 7 17 18 109.7 Eds 14 8 5 8 1 Egs 13 8 6 8 1 Esg 6 10 6 8 1 Evthres 6 21 19 8 1 Evtemp 20 6 18 22 1

It 8 17 1

Lgate 1 9 5.61e-9 Ldrain 2 5 1e-9 Lsource 3 7 1.98e-9

RLgate 1 9 56.1 RLdrain 2 5 10 RLsource 3 7 19.8

Mmed 16 6 8 8 MmedMOD Mstro 16 6 8 8 MstroMOD Mweak 16 21 8 8 MweakMOD

Rbreak 17 18 RbreakMOD 1 Rdrain 50 16 RdrainMOD 28.0e–3 Rgate 9 20 3.7 RSLC1 5 51 RSLCMOD 1e–6 RSLC2 5 50 1e3 Rsource 8 7 RsourceMOD 14.0e–3 Rvthres 22 8 Rvthresmod 1 Rvtemp 18 19 RvtempMOD 1 S1a 6 12 13 8 S1AMOD S1b 13 12 13 8 S1BMOD S2a 6 15 14 13 S2AMOD S2b 13 15 14 13 S2BMOD

Vbat 22 19 DC 1

ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))\*(PWR(V(5,51)/(1e-6\*40),2.5))}

.MODEL DbodyMOD D (IS=2.4E-12 N=1.03 RS=8.2e-3 TRS1=2.1e-3 TRS2=4.7e-7 + CJO=5.5e-10 M=0.57 TT=3.25e-8 XTI=4.6)
.MODEL DbreakMOD D (RS=1.6 TRS1=2.4e-3 TRS2=-1.0e-5)
.MODEL DplcapMOD D (CJO=1.55e-10 IS=1e-30 N=10 M=0.54)

```
.MODEL MmedMOD NMOS (VTO=3.8 KP=2.1 IS=1e-30 N=10 TOX=1 L=1u W=1u RG=3.7)
```

.MODEL MstroMOD NMOS (VTO=4.3 KP=26 IS=1e-30 N=10 TOX=1 L=1u W=1u)

.MODEL MweakMOD NMOS (VTO=3.26 KP=0.04 IS=1e-30 N=10 TOX=1 L=1u W=1u RG=37 RS=0.1)

.MODEL RbreakMOD RES (TC1=1.1e-3 TC2=-1.0e-8)

.MODEL RdrainMOD RES (TC1=9.0e-3 TC2=2.9e-5)

.MODEL RSLCMOD RES (TC1=2.5e-3 TC2=2.2e-6)

.MODEL RsourceMOD RES (TC1=1e-3 TC2=1e-6)

.MODEL RvthresMOD RES (TC1=-4.8e-3 TC2=-1.1e-5)

.MODEL RvtempMOD RES (TC1=-3.0e-3 TC2=1.5e-6)

.MODEL S1AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-3.0 VOFF=-2.0)

.MODEL S1BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-2.0 VOFF=-3.0)

.MODEL S2AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-1.5 VOFF=1.0)

.MODEL S2BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=1.0 VOFF=-1.5)

#### .ENDS

NOTE: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley.



Figure 23.

#### SABER ELECTRICAL MODEL

```
REV Aug 2002
template FDS3692 n2,n1,n3
electrical n2,n1,n3
var i iscl
dp..model\ dbodymod = (isl=2.4e-12,nl=1.03,rs=8.2e-3,trs1=2.1e-3,trs2=4.7e-7,cjo=5.5e-10,m=0.57,tt=3.25e-8,xti=4.6)
dp..model dbreakmod = (rs=1.6,trs1=2.4e-3,trs2=-1.0e-5)
dp..model dplcapmod = (cjo=1.55e-10,isl=10e-30,nl=10,m=0.54)
m..model mmedmod = (type= n, vto=3.8, kp=2.1, is=1e-30, tox=1)
m.model mstrongmod = (type=\_n,vto=4.3,kp=26,is=1e-30,tox=1)
m..model mweakmod = (type=_n, vto=3.26, kp=0.04, is=1e-30, tox=1, rs=0.1)
sw vcsp..model s1amod = (ron=1e-5, roff=0.1, von=-3.0, voff=-2.0)
sw vcsp..model s1bmod = (ron=1e-5, roff=0.1, von=-2.0, voff=-3.0)
sw vcsp..model s2amod = (ron=1e-5, roff=0.1, von=-1.5, voff=1.0)
sw_vcsp..model s2bmod = (ron=1e-5, roff=0.1, von=1.0, voff=-1.5)
c.ca n12 n8 = 2.82e - 10
c.cb n15 \ n14 = 2.82e - 10
c.cin n6 n8 = 7.0e-10
dp.dbody n7 n5 = model = dbodymod
dp.dbreak n5 n11 = model=dbreakmod
dp.dplcap n10 n5 = model = dplcapmod
spe.ebreak n11 n7 n17 n18 = 109.7
spe.eds n14 \ n8 \ n5 \ n8 = 1
spe.egs n13 n8 n6 n8 = 1
spe.esg n6 n10 n6 n8 = 1
spe.evthres n6 n21 n19 n8 = 1
spe.evtemp n20 n6 n18 n22 = 1
i.it n8 n17 = 1
1.1gate n1 n9 = 5.61e-9
1.1drain n2 n5 = 1e-9
1.1source n3 n7 = 1.98e-9
res.rlgate n1 n9 = 56.1
res.rldrain n2 n5 = 10
res.rlsource n3 n7 = 19.8
m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u
m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u
m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u
res.rbreak n17 n18 = 1, tc1=1.1e-3,tc2=-1.0e-8
res.rdrain n50 n16 = 28.0e-3, tc1=9.0e-3,tc2=2.9e-5
res.rgate n9 n20 = 3.7
res.rslc1 n5 n51 = 1e-6, tc1=2.5e-3,tc2=2.2e-6
res.rslc2 n5 n50 = 1e3
res.rsource n8 n7 = 14.0e-3, tc1=1e-3,tc2=1e-6
res.rvthres n22 n8 = 1, tc1=-4.8e-3, tc2=-1.1e-5
res.rvtemp n18 n19 = 1, tc1=-3.0e-3,tc2=1.5e-6
sw_vcsp.s1a n6 n12 n13 n8 = model=s1amod
sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod
```

```
 \begin{split} sw\_vcsp.s2a & \ n6 \ n15 \ n14 \ n13 = model = s2amod \\ sw\_vcsp.s2b \ n13 \ n15 \ n14 \ n13 = model = s2bmod \\ v.vbat \ n22 \ n19 & = dc = 1 \\ equations & \{ i \ (n51->n50) \ += iscl \\ iscl: \ v(n51,n50) & = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/40))** \ 2.5)) \} \end{split}
```



Figure 24.

#### **SPICE THERMAL MODEL**

REV Aug 2002 FDS3692 Copper Area =1.0 in<sup>2</sup> CTHERM1 TH 8 4e-4 CTHERM2 8 7 5e-3 CTHERM3 7 6 6e-2 CTHERM4 6 5 9e-2 CTHERM5 5 4 3e-1 CTHERM6 4 3 4e-1 CTHERM7 3 2 9e-1

CTHERM8 2 TL 2

#### **SABER THERMAL MODEL**

Copper Area = 1.0 in<sup>2</sup> template thermal\_model th tl thermal\_c th, tl {
CTHERM1 TH 8 4e-4
CTHERM2 8 7 5e-3
CTHERM3 7 6 6e-2
CTHERM4 6 5 9e-2
CTHERM5 5 4 3e-1
CTHERM6 4 3 4e-1
CTHERM7 3 2 9e-1
CTHERM8 2 TL 2



Figure 25.

# Table 1. THERMAL MODELS

| COMPONANT | 0.04 in <sup>2</sup> | 0.28 in <sup>2</sup> | 0.52 in <sup>2</sup> | 0.76 in <sup>2</sup> | 1.0 in <sup>2</sup> |
|-----------|----------------------|----------------------|----------------------|----------------------|---------------------|
| CTHERM6   | 3.2e-1               | 3.5e-1               | 4.0e-1               | 4.0e-1               | 4.0e-1              |
| CTHERM7   | 8.5e-1               | 9.0e-1               | 9.0e-1               | 9.0e-1               | 9.0e-1              |
| CTHERM8   | 0.3                  | 1.8                  | 2.0                  | 2.0                  | 2.0                 |
| RTHERM6   | 24                   | 18                   | 12                   | 10                   | 9                   |
| RTHERM7   | 36                   | 21                   | 18                   | 16                   | 15                  |
| RTHERM8   | 53                   | 37                   | 30                   | 28                   | 23                  |

# PACKAGE MARKING AND ORDERING INFORMATION

| Device  | Device Marking | Package                         | Reel Size | Tape Width | Shipping <sup>†</sup> |
|---------|----------------|---------------------------------|-----------|------------|-----------------------|
| FDS3692 | FDS3692        | SOIC8<br>(Pb-Free, Halide Free) | 13"       | 12 mm      | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.



CASE 751EB **ISSUE A DATE 24 AUG 2017** ·4.90±0.10 → -0.65(0.635)В 6.00±0.20 5.60 3.90±0.10 PIN ONE **INDICATOR** 1.27 1.27 0.25(M) LAND PATTERN RECOMMENDATION В SEE DETAIL A 0.175±0.075 0.22±0.03 С 1.75 MAX 0.10 0.42±0.09 OPTION A - BEVEL EDGE  $(0.43) \times 45^{\circ}$ R0.10 GAGE PLANE OPTION B - NO BEVEL EDGE R0.10-0.25 NOTES: A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AA. B) ALL DIMENSIONS ARE IN MILLIMETERS. **SEATING PLANE** C) DIMENSIONS DO NOT INCLUDE MOLD 0.65±0.25 FLASH OR BURRS. D) LANDPATTERN STANDARD: SOIC127P600X175-8M (1.04)**DETAIL** À SCALE: 2:1 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DOCUMENT NUMBER:** 98AON13735G

SOIC8

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

**DESCRIPTION:** 

SOIC8

PAGE 1 OF 1

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

onsemi:

FDS3692