# Ultra-Low Power Narrow-Band Sub GHz (60-1050 MHz) RF Transceiver with Integrated +23 dBm High Power Amplifier

## **AX5045**

## **OVERVIEW**

#### **Features**

Narrow-Band Sub-GHz RF Transceiver with integrated +23 dBm high power amplifier (PA).

#### Low-Power

- Receive
  - 15 mA @ 915 MHz FSK, 1 kbps
  - 35 μA, Wake On Radio (WOR), Period of 200 msec
- Transmit
  - 255 mA @ 23 dBm, 915 MHz FSK, 1 kbps
- Standby Currents
  - 121 nA Deep Sleep
  - ♦ 640 nA Power Down with Wakeup Timer Running
  - 700 nA Wake On Radio Standby

## Supply Voltage Range

• 3.0 V to 3.6 V Single Supply

#### Transmitter

- Data-rates from 0.1 kbps to 200 kbps (FSK), 50 kbps (ASK), 10 kbps (PSK)
- High Efficiency Integrated Power Amplifier
- Unrestricted and Highly Linear Power Ramp Shaping
- Maximum Output Power
  - 23 dBm @ 915 MHz
- Power Level Programmable in less than 0.5 dB Steps
- GFSK Shaping with BT = 0.3 or BT = 0.5

#### Receiver

- Data Rates from 0.1 kbps to 200 kbps (FSK), 50 kbps (ASK), 10 kbps (PSK)
- Optional Forward Error Correction (FEC)
- Sensitivity without FEC
  - ◆ -132 dBm @ 0.1 kbps, 915 MHz, FSK, combined Rx and Tx match

1



## ON Semiconductor®

www.onsemi.com



QFN28 CASE 485EH

#### **MARKING DIAGRAM**



AX5045-1 = Specific Device Code A = Assembly Location

WL = Wafer Lot

YY = Year

WW = Work Week

■ Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device        | Package            | Shipping             |
|---------------|--------------------|----------------------|
| AX5045-1-TW30 | QFN28<br>(Pb-Free) | 3000/<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### Features (continued)

- 0 dBm Maximum Input Power
- Rx Sensitivity can be improved up to +3 dB by Using an External Tx/Rx Switch
- Or Antenna Diversity can be used with Automatic Switching Control
- Support for External Antenna Switch
- Short Preamble Modes allow the Receiver to work with as little as 16 Preamble Bits

Automatic Gain Control (AGC) and Automatic Frequency Control (AFC)

• AFC up to  $\pm 10\%$ 

Fast State Switching Times

- 200  $\mu$ s TX  $\rightarrow$  RX Switching Time
- 62  $\mu$ s RX  $\rightarrow$  TX Switching Time

#### Frequency Generation

- Configurable for Usage in 60 525 and 700 to 1050 MHz Bands
- RF Carrier Frequency and FSK Deviation Programmable in 1 Hz Steps
- Fully Integrated RF Frequency Synthesizer with VCO Auto-ranging and Band-width Boost Modes for Fast Locking
- Configurable for either Fully Integrated or External Synthesizer Loop Filter for a Large Range of Bandwidths
- Channel Hopping up to 2000 hops/s
- Automatic Frequency Control (AFC)

### Wake on Radio (WOR)

- Wake on Radio Dramatically Lowers Power Consumption during Receive Operation
- 640 Hz or 10 kHz Lowest Power Wake-up Timer
- Wake-up Time Interval programmable between 98 μs and 102 s

#### Sophisticated Radio Controller

- Antenna Diversity and Optional External RX/TX Switch Control
- Fully Automatic Packet Reception and Transmission without Micro-controller Intervention
- Hardware Support for HDLC, Raw, Wireless M-Bus Frames and Arbitrary Defined Frames
- Automatic Channel Noise Level Tracking
- µs Resolution Timestamps for Exact Timing (eg. for Frequency Hopping Systems)
- 256 Byte Micro-programmable FIFO, optionally supports Packet Sizes > 256 Bytes
- Three Matching Units for Preamble Byte, Sync-word and Address

- Ability to store RSSI, Frequency Offset and Data-rate Offset with the Packet Data
- Multiple Receiver Parameter Sets allow the use of more aggressive Receiver Parameters during Preamble, dramatically shortening the Required Preamble Length with no Sensitivity Degradation

#### Advanced Crystal Oscillator (RF Reference Oscillator)

- Fast Start-up and Lowest Power Steady-state XTAL Oscillator for a Wide Range of Crystals
- Possibility of Applying an External Clock Reference (TCXO)

#### Miscellaneous Features

- SPI Microcontroller Interface
- Extended Radio Register Set
- Fully Integrated Current/Voltage References
- QFN28 5 mm x 5 mm Package
- Internal Power-on-Reset
- Internal Brown-out Detection
- 12 Bit 0.5 MS/s General Purpose ADC (GPADC)

#### **Applications**

60 – 525 and 700 to 1050 MHz Licensed and Unlicensed Radio Systems

- Internet of Things (IoT)
- Smart Retail Including Electronic Shelf Labels (ESL)
- Automatic Meter Reading (AMR)
- Security and Tracking Applications
- Agriculture
- Building Automation
- Wireless Networks
- Target Regulatory Regimes: EN 300 220 including the Narrow-band 12.5 kHz, 20 kHz and 25 kHz Definitions; EN 300 422; FCC Part 15.247; FCC Part 15.249; FCC Part 90 6.25 kHz, 12.5 kHz and 25 kHz

## **BLOCK DIAGRAM**



Figure 1. Functional Block Diagram of the AX5045

**Table 1. PIN FUNCTION DESCRIPTION** 

| Symbol  | Pin(s) | Туре | Description                                                                                                                                  |
|---------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| VDD_IO  | 1      | Р    | Power supply 3.0 V – 3.6 V                                                                                                                   |
| VCHOKE  | 2      | Р    | Regulator Output to External PA choke inductors                                                                                              |
| TX_P    | 3      | А    | Differential TX antenna output                                                                                                               |
| TX_N    | 4      | А    | Differential TX antenna output                                                                                                               |
| RX_P    | 5      | А    | Differential RX antenna input                                                                                                                |
| RX_N    | 6      | Р    | Differential RX antenna input                                                                                                                |
| VDD_ANA | 7      | Р    | Analog power output, decoupling                                                                                                              |
| FILT    | 8      | А    | Optional synthesizer filter                                                                                                                  |
| NC      | 9      | А    | Not used                                                                                                                                     |
| NC      | 10     | А    | Not used                                                                                                                                     |
| DATA    | 11     | I/O  | In wire mode: Data input/output Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull–up resistor |
| DCLK    | 12     | I/O  | In wire mode: Clock output Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull–up resistor      |

Table 1. PIN FUNCTION DESCRIPTION (continued)

| Symbol | Pin(s)     | Туре | Description                                                                                                                                                                      |
|--------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYSCLK | 13         | I/O  | Default functionality: Crystal oscillator (or divided) clock output Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull–up resistor |
| SEL    | 14         | I    | Serial peripheral interface select                                                                                                                                               |
| CLK    | 15         | I    | Serial peripheral interface clock                                                                                                                                                |
| MISO   | 16         | 0    | Serial peripheral interface data output                                                                                                                                          |
| MOSI   | 17         | I    | Serial peripheral interface data input                                                                                                                                           |
| NC     | 18         | N    | Must be left unconnected                                                                                                                                                         |
| IRQ    | 19         | I/O  | Default functionality: Transmit and receive interrupt Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull–up resistor               |
| PWRAMP | 20         | I/O  | Default functionality: Power amplifier control output Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull-up resistor               |
| ANTSEL | 21         | I/O  | Default functionality: Diversity antenna selection output Can be programmed to be used as a general purpose I/O pin Selectable internal 65 k $\Omega$ pull–up resistor           |
| NC     | 22         | N    | Must be left unconnected                                                                                                                                                         |
| VDD_IO | 23         | Р    | Power supply 3.0 V – 3.6 V                                                                                                                                                       |
| NC     | 24         | N    | Must be left unconnected                                                                                                                                                         |
| GPADC1 | 25         | А    | GPADC input, must be connected to GND if not used                                                                                                                                |
| GPADC2 | 26         | А    | GPADC input, must be connected to GND if not used                                                                                                                                |
| CLKN   | 27         | А    | Crystal oscillator input/output. Leave unconnected when using TCXO                                                                                                               |
| CLKP   | 28         | А    | Crystal oscillator input/output. TCXO input.                                                                                                                                     |
| GND    | Center pad | Р    | Ground on center pad of QFN, must be connected                                                                                                                                   |

NOTE: All digital inputs are Schmitt trigger inputs, digital input and output levels are LVCMOS/LVTTL compatible and 5 V tolerant.

A = analog input

I = digital input signal

O = digital output signal

I/O = digital input/output signal

N = not to be connected

P = power or ground

## **PINOUT DRAWING**



Figure 2. Pinout Drawing (Top View)

**Table 2. ABSOLUTE MAXIMUM RATINGS** 

| Symbol           | Description                                           | Condition                        | Min.  | Max. | Unit |
|------------------|-------------------------------------------------------|----------------------------------|-------|------|------|
| VDD_IO           | Supply voltage                                        |                                  | -0.5  | 5.5  | V    |
| IDD              | Supply current                                        |                                  |       | 300  | mA   |
| P <sub>tot</sub> | Total power consumption                               |                                  |       | 900  | mW   |
| P <sub>i</sub>   | Absolute maximum input power at receiver input        | RX_P and RX_N<br>pins in RX mode |       | 10   | dBm  |
| I <sub>I1</sub>  | DC current into any pin except TX_P, TX_N, RX_P, RX_N |                                  | -10   | 10   | mA   |
| I <sub>I2</sub>  | DC current into pins TX_P, TX_N, RX_P, RX_N           |                                  | -100  | 100  | mA   |
| I <sub>O</sub>   | Output Current                                        |                                  |       | 40   | mA   |
| V <sub>ia</sub>  | Input voltage TX_P, TX_N, RX_P, RX_N pins             |                                  | -0.5  | 5.5  | V    |
|                  | Input voltage digital pins                            |                                  | -0.5  | 5.5  | V    |
| V <sub>esd</sub> | Electrostatic handling                                | НВМ                              | -2000 | 2000 | V    |
| T <sub>amb</sub> | Operating temperature                                 |                                  | -40   | 85   | °C   |
| T <sub>stg</sub> | Storage temperature                                   |                                  | -65   | 150  | °C   |
| Tj               | Junction Temperature                                  |                                  |       | 150  | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

## **DC CHARACTERISTICS**

**Table 3. SUPPLIES** 

| Symbol              | Description                                                                                               | Condition                  | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------------------------------------------|----------------------------|------|------|------|------|
| Т <sub>АМВ</sub>    | Operational ambient temperature                                                                           |                            | -40  | 27   | 85   | °C   |
| VDD_IO              | I/O and voltage regulator supply voltage                                                                  |                            | 3.0  | 3.3  | 3.6  | V    |
| V <sub>BOUT</sub>   | Brown-out threshold                                                                                       |                            |      | 1.3  |      | V    |
| I <sub>DSLLEP</sub> | Deep Sleep current:<br>All analog and digital functions<br>are powered down                               | PWRMODE = 0x01             |      | 121  |      | nA   |
| I <sub>PDOWN</sub>  | Power-down current:<br>Register file contents preserved                                                   | PWRMODE = 0x00             |      | 640  |      | nA   |
| I <sub>WOR</sub>    | Wakeup-on-radio mode:<br>Low power timer and WOR<br>state-machine are running at<br>640 Hz                | PWRMODE = 0x0B             |      | 700  |      | nA   |
| I <sub>STANBY</sub> | Standby-current:<br>All power domains are powered<br>up, crystal oscillator and<br>references are running | PWRMODE = 0x06             |      | 960  |      | μА   |
| I <sub>RX</sub>     | Current consumption RX PWRMODE = 0x09                                                                     | 915 MHz, datarate 6 kbps   |      | 15   |      | mA   |
|                     | RF Frequency Subsystem:<br>Internal loop-filter                                                           | 915 MHz, datarate 100 kbps |      | 16   |      | mA   |

<sup>1.</sup> Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 3. SUPPLIES (continued)

| Symbol          | Description | Condition                                                                        |  | Тур. | Max. | Unit |
|-----------------|-------------|----------------------------------------------------------------------------------|--|------|------|------|
| I <sub>TX</sub> | '           | 915 MHz, 23 dBm, CW,<br>RF Frequency Subsystem: Internal<br>loop-filter (Note 1) |  | 255  |      | mA   |

<sup>1.</sup> With combined RX/TX matching network on 915 MHz DVK board at 3 V.

#### **Table 4. LOGIC**

| Symbol              | Description                                                          | Condition                                                   | Min. | Тур. | Max. | Unit |
|---------------------|----------------------------------------------------------------------|-------------------------------------------------------------|------|------|------|------|
| DIGITAL INPUT       | s                                                                    |                                                             |      |      |      |      |
| VT <sub>+</sub>     | Schmitt trigger low to high threshold point                          |                                                             |      | 1.9  |      | V    |
| VT_                 | Schmitt trigger high to low threshold point                          |                                                             |      | 1.2  |      | V    |
| V <sub>IL</sub>     | Input voltage, low                                                   |                                                             |      |      | 0.8  | V    |
| V <sub>IH</sub>     | Input voltage, high                                                  |                                                             | 2.0  |      |      | V    |
| ΙL                  | Input leakage current                                                |                                                             | -10  |      | 10   | μΑ   |
| R <sub>pullup</sub> | Pull-up resistors<br>Pins DATA, DCLK, SYSCLK, IRQ,<br>PWRAMP, ANTSEL | Pull-up enabled in the relevant pin configuration registers |      | 65   |      | kΩ   |
| DIGITAL INPUT       | s                                                                    |                                                             |      |      |      |      |
| I <sub>OH</sub>     | Output Current, high                                                 | VDD_IO = 3 V, V <sub>OH</sub> = 2.4 V                       | 4    |      |      | mA   |
| l <sub>OL</sub>     | Output Current, low                                                  | VDD_IO = 3 V, V <sub>OL</sub> = 0.4 V                       | 4    |      |      | mA   |
| l <sub>OZ</sub>     | Tri-state output leakage current                                     |                                                             | -10  |      | 10   | μΑ   |

## **AC CHARACTERISTICS**

## **Table 5. CRYSTAL OSCILLATOR**

| Symbol                 | Description                                                                       | Condition    | Min. | Тур.           | Max.            | Unit |
|------------------------|-----------------------------------------------------------------------------------|--------------|------|----------------|-----------------|------|
| f <sub>XTAL</sub>      | Crystal frequency                                                                 | Note 2, 3, 4 | 16   | 48             | 50              | MHz  |
| gm <sub>maxosc_E</sub> | Oscillator transconductance Set to 0xE control range max                          |              |      | 11             |                 | mS   |
| gm <sub>minosc_1</sub> | Oscillator transconductance control range min                                     | Set to 0x1   |      | 1.1            |                 | mS   |
| f <sub>ext</sub>       | External clock input (TCXO)                                                       | Note 3, 4, 6 | 10   | 16             | 50              | MHz  |
| RIN <sub>osc</sub>     | Input DC impedance                                                                |              | 10   |                |                 | kΩ   |
| NDIV <sub>SYSCLK</sub> | Divider ratio f <sub>SYSCLK</sub> = f <sub>XTAL</sub> /<br>NDIV <sub>SYSCLK</sub> |              | 20   | 2 <sup>4</sup> | 2 <sup>10</sup> |      |

<sup>2.</sup> Tolerances and start-up times depend on the crystal used. Depending on the RF frequency and channel spacing the IC must be calibrated to the exact crystal frequency using the readings of the register TRKFREQ.

<sup>3.</sup> The choice of crystal oscillator or TCXO frequency depends on the targeted regulatory regime for TX, see separate documentation on meeting regulatory requirements.

<sup>4.</sup> To avoid spurious emission, the crystal or TCXO reference frequency should be chosen so that the RF carrier frequency is not an integer multiple of the crystal or TCXO frequency.

<sup>5.</sup> The oscillator transconductance is regulated for fastest start-up time during start-up and for lowest power curing steady state oscillation. This means that values depend on the crystal used.

<sup>6.</sup> Register XTALOSCMODE is used to select either a quartz crystal or TCXO as reference clock. TCXO mode is the default.

## Table 6. LOW-POWER OSCILLATOR

| Symbol                | Description                                         | Condition                                                                                                              | Min. | Тур. | Max. | Unit |
|-----------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| f <sub>osc-slow</sub> | Oscillator frequency slow mode                      | No calibration                                                                                                         | 480  | 640  | 800  | Hz   |
|                       | LPOSC FAST = 0 in<br>AX5043_LPOSCCONFIG<br>register | After optional software calibration against the crystal oscillator or TCXO, does not include temperature or time drift | 630  | 640  | 650  |      |
| f <sub>osc-fast</sub> | Oscillator frequency fast mode LPOSC FAST = 1 in    | No calibration                                                                                                         | 7.6  | 10.2 | 12.8 | kHz  |
|                       | AX5043_LPOSCCONFIG register                         | After optional software calibration against the crystal oscillator or TCXO, does not include temperature or time drift | 9.8  | 10.2 | 10.8 |      |

#### Table 7. RF FREQUENCY GENERATION SUBSYSTEM (SYNTHESIZER)

| Symbol                                                                                       | Description                                                                                                                                       | Condition                                                     | Min.           | Тур. | Max.           | Unit   |
|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------|------|----------------|--------|
| f <sub>REF</sub>                                                                             | Reference frequency The reference frequency must be chosen so that the RF carrier frequency is not an integer multiple of the reference frequency |                                                               | 16             | 48   | 50             | MHz    |
| IVIDERS                                                                                      |                                                                                                                                                   |                                                               |                |      |                |        |
| NDIV <sub>ref</sub>                                                                          | Reference divider ratio range                                                                                                                     | Controlled directly with register REFDIV                      | 2 <sup>0</sup> |      | 2 <sup>2</sup> |        |
| $NDIV_m$                                                                                     | Main divider ratio range                                                                                                                          | Controlled indirectly with register FREQ                      | 4.5            |      | 66.5           |        |
| NDIV <sub>RF</sub>                                                                           | RF divider range                                                                                                                                  | Controlled directly with register RFDIV                       | 1              |      | 12             |        |
| HARGE PUMP                                                                                   | •                                                                                                                                                 |                                                               |                |      |                |        |
| I <sub>CPmax</sub>                                                                           | Charge pump current max                                                                                                                           |                                                               |                | 2186 |                | μΑ     |
| $I_{CPmin}$                                                                                  | Charge pump current min                                                                                                                           |                                                               |                | 8.6  |                | μΑ     |
| NTERNAL VCC                                                                                  |                                                                                                                                                   |                                                               |                |      |                |        |
| f <sub>RF</sub>                                                                              | RF frequency range                                                                                                                                | Depends on divider settings,<br>Excluding 525–699 MHz<br>Band | 60             |      | 1050           | MHz    |
| f <sub>step</sub>                                                                            | RF frequency step                                                                                                                                 | RFDIV = 1,<br>f <sub>xtal</sub> = 48.000000 MHz               |                | 0.98 |                | Hz     |
| BW <sub>max</sub>                                                                            | Synthesizer loop bandwidth maximum                                                                                                                | The synthesizer loop band-<br>width and start-up time can     |                | 350  |                | kHz    |
| BW <sub>min</sub>                                                                            | Synthesizer loop bandwidth minimum                                                                                                                | be programmed with registers PLLLOOP and PLLCPI.              |                | 50   |                | kHz    |
| T <sub>start</sub> Synthesizer start-up time if crystal oscillator and reference are running |                                                                                                                                                   | For recommendations see the AX5045 Programming Manual.        | 5              |      | 25             | μs     |
| PN915                                                                                        | Synthesizer phase noise 915 MHz                                                                                                                   | 10 kHz offset from carrier                                    |                | -90  |                | dBc/Hz |
|                                                                                              | f <sub>REF</sub> = 48 MHz                                                                                                                         | 1 MHz offset from carrier                                     |                | -125 |                | 1      |

**Table 8. TRANSMITTER** 

| Symbol                   | Description                                                                                                          | Condition                                                           | Min. | Тур. | Max. | Unit |
|--------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|------|------|------|
| SBR_FSK                  | Signal bit rate                                                                                                      | FSK                                                                 | 0.1  |      | 200  | kbps |
| SBR_PSK                  | Signal bit rate                                                                                                      | PSK                                                                 | 0.1  |      | 10   | kbps |
| SBR_ASK                  | Signal bit rate                                                                                                      | ASK                                                                 | 0.1  |      | 50   | kbps |
| PTX                      | Max transmitter power @ 915 MHz                                                                                      | 50 $\Omega$ single ended measurement at an SMA connector behind the |      | 23   |      | dBm  |
|                          | Min transmitter power @ 915 MHz                                                                                      | matching network (Note 8)                                           |      | -13  |      |      |
| PTX <sub>step</sub>      | Programming step size output power                                                                                   | Note 7                                                              |      |      | 0.5  | dB   |
| dTX <sub>temp</sub>      | Transmitter power variation vs. temperature                                                                          | -40°C to +85°C (Note 8)                                             |      | ±0.5 |      | dB   |
| dTX <sub>Vdd</sub>       | Transmitter power variation vs. VDD_IO                                                                               | 3.0 to 3.6 V (Note 8)                                               |      | ±0.5 |      | dB   |
| Padj                     | Adjacent channel power<br>GFSK BT = 0.5, 500 Hz deviation,<br>1.2 kbps, 25 kHz channel spacing,<br>10 kHz channel BW | 915 MHz                                                             |      | -57  |      | dBc  |
| PTX <sub>915-harm2</sub> | Emission @ 2 <sup>nd</sup> harmonic                                                                                  | 915 MHz (Note 8)                                                    |      | -50  |      | dBm  |
| PTX <sub>915-harm3</sub> | Emission @ 3 <sup>rd</sup> harmonic                                                                                  |                                                                     |      | -49  |      |      |

## **Table 9. RECEIVER SENSITIVITIES**

The table lists typical input sensitivities (without FEC) in dBm at the SMA connector with the complete combined RX/TX matching network for BER =  $10^{-3}$  at 915 MHz

| Data rate<br>[kbps] |                    | FSK<br>h = 0.66 | FSK<br>h = 1 | FSK<br>h = 2 | FSK<br>h = 4 | FSK<br>h = 5 | FSK<br>h = 8 | FSK<br>h = 16 | PSK    |
|---------------------|--------------------|-----------------|--------------|--------------|--------------|--------------|--------------|---------------|--------|
| 0.1                 | Sensitivity [dBm]  | -133.5          | -132         | -130         | -129         | -130         | -128         | -128          | -130   |
|                     | RX Bandwidth [kHz] | 0.2             | 0.2          | 0.3          | 0.5          | 0.6          | 0.9          | 2.1           | 0.2    |
|                     | Deviation [kHz]    | 0.033           | 0.05         | 0.1          | 0.2          | 0.25         | 0.4          | 0.8           |        |
| 1                   | Sensitivity [dBm]  | -124.5          | -123         | -121         | -120         | -121.5       | -119.5       | -117          | -127.5 |
|                     | RX Bandwidth [kHz] | 1.5             | 2            | 3            | 6            | 7            | 11           | 21            | 2      |
|                     | Deviation [kHz]    | 0.33            | 0.5          | 1            | 2            | 2.5          | 4            | 8             |        |
| 10                  | Sensitivity [dBm]  | -114            | -113.5       | -109.5       | -110         | -111.5       | -108.5       | -107          | -117.5 |
|                     | RX Bandwidth [kHz] | 15              | 20           | 30           | 55           | 60           | 110          | 220           | 20     |
|                     | Deviation [kHz]    | 3.3             | 5            | 10           | 20           | 25           | 40           | 80            |        |
| 100                 | Sensitivity [dBm]  | -103.5          | -102.5       | -101         |              |              |              |               |        |
|                     | RX Bandwidth [kHz] | 185             | 220          | 295          |              |              |              |               |        |
|                     | Deviation [kHz]    | 33              | 50           | 100          |              |              |              |               |        |
| 125                 | Sensitivity [dBm]  | -100            | -100         | -96          |              |              |              |               |        |
|                     | RX Bandwidth [kHz] | 225             | 250          | 380          |              |              |              |               |        |
|                     | Deviation [kHz]    | 42.3            | 62.5         | 125          |              |              |              |               |        |
| 200                 | Sensitivity [dBm]  | -98             | -97          |              |              |              |              |               |        |
|                     | RX Bandwidth [kHz] | 333             | 400          |              |              |              |              |               |        |
|                     | Deviation [kHz]    | 66              | 100          |              |              |              |              |               |        |

<sup>9.</sup> Sensitivities are equivalent for 1010 data streams and PN9 whitened data streams.

## Table 10. RECEIVER

| Symbol  | Description     | Condition | Min. | Тур. | Max. | Unit |
|---------|-----------------|-----------|------|------|------|------|
| SBR_FSK | Signal bit rate | FSK       | 0.1  |      | 200  | kbps |
| SBR_PSK | Signal bit rate | PSK       | 0.1  |      | 10   | kbps |
| SBR_ASK | Signal bit rate | ASK       | 0.1  |      | 50   | kbps |

 <sup>7.</sup> P<sub>OUT</sub> = (TXPWRCOEFFB / 2<sup>12</sup>–1) × P<sub>max</sub>
 8. 50 Ω measurement on 915 MHz DVK RF add–on board at 3 V. For recommended matching networks see section: Application Information.

Table 10. RECEIVER (continued)

| Symbol                                       | Description                                                                                     | Condition                                                                                                     | Min. | Тур. | Max. | Unit |
|----------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|------|
| IS <sub>BER915</sub>                         | Input sensitivity at BER = 10 <sup>-3</sup> for                                                 | FSK, h = 0.66, 100 kbps                                                                                       |      | -102 |      | dBm  |
|                                              | 915 MHz operation, continuous data, without FEC                                                 | FSK, h = 0.66, 10 kbps                                                                                        |      | -113 |      |      |
|                                              |                                                                                                 | FSK, h = 0.66, 1 kbps                                                                                         |      | -123 |      |      |
|                                              |                                                                                                 | PSK, 10 kbps                                                                                                  |      | -116 |      | 1    |
|                                              |                                                                                                 | PSK, 1 kbps                                                                                                   |      | -124 |      |      |
| SPER915FEC                                   | Input sensitivity at PER = 1%, for                                                              | FSK, h = 0.66, 50 kbps                                                                                        |      | -105 |      | dBm  |
|                                              | 915 MHz operation, packet trans-<br>mission, with FEC                                           | FSK, h = 0.66, 5 kbps                                                                                         |      | -117 |      |      |
|                                              |                                                                                                 | FSK, h = 0.66, 0.5 kbps                                                                                       |      | -127 |      |      |
| IS <sub>PER915</sub>                         | Input sensitivity at PER = 1%, for                                                              | FSK, h = 0.66, 100 kbps                                                                                       |      | -98  |      | dBm  |
|                                              | 915 MHz operation, 144 bit packet data, without FEC                                             | FSK, h = 0.66, 10 kbps                                                                                        |      | -111 |      |      |
|                                              |                                                                                                 | FSK, h = 0.66, 1.2 kbps                                                                                       |      | -120 |      |      |
| IS <sub>WOR915</sub>                         | Input sensitivity at PER = 1% for 915 MHz operation, 144 bit packet data, WOR-mode, without FEC | FSK, h = 0.5, 100 kpbs                                                                                        |      | -101 |      | dBm  |
| CP <sub>1dB</sub>                            | Input referred compression point                                                                | 2 tones separated by 100 kHz                                                                                  |      | -32  |      | dBm  |
| RSSIR <sub>L</sub>                           | Lower RSSI control range.                                                                       | Condition = FSK, 500 Hz deviation, 1.2 kbps.                                                                  |      | -125 |      | dBm  |
| RSSIR <sub>U</sub> Upper RSSI control range. |                                                                                                 | Condition = FSK, 500 Hz deviation, 1.2 kbps.                                                                  |      | -35  |      | dBm  |
| RSSIS <sub>1</sub>                           | RSSI step size                                                                                  | Before digital channel filter; calculated from register AGC-COUNTER                                           |      | 0.75 |      | dB   |
| RSSIS <sub>2</sub>                           | RSSI step size                                                                                  | Behind digital channel filter;<br>calculated from registers AGC-<br>COUNTER, TRKAMPL                          |      | 0.1  |      | dB   |
| RSSIS <sub>3</sub>                           | RSSI step size                                                                                  | Behind digital channel filter;<br>reading register RSSI                                                       |      | 1    |      | dB   |
| SEL <sub>915</sub>                           | Adjacent channel suppression                                                                    | ±25 kHz channels (Note 10)                                                                                    |      | 32   |      | dB   |
|                                              |                                                                                                 | ±100 kHz channels (Note 11)                                                                                   |      | 34   |      | 1    |
|                                              |                                                                                                 | ±200 kHz channels (Note 11)                                                                                   |      | 60   |      | 1    |
| BLK <sub>915</sub>                           | Blocking at offset                                                                              | +1 MHz (Note 12)                                                                                              |      | 64   |      | dB   |
|                                              |                                                                                                 | +10 MHz (Note 12)                                                                                             |      | 78   |      |      |
| R <sub>AFC</sub>                             | AFC pull-in range                                                                               | The AFC pull-in range can be programmed with the MAXR-FOFFSET registers. The AFC response time can be         | 15   |      |      | %    |
|                                              |                                                                                                 | programmed with the FRE-<br>QGAIND register. This is<br>a percentage of the RXBW.                             |      |      |      |      |
| R <sub>DROFF</sub>                           | Bitrate offset pull-in range                                                                    | The bitrate pull-in range can be programmed with the MAXDROFFSET registers. This is a percentage of the RXBW. | 10   |      |      | %    |

<sup>10.</sup> Interferer/Channel @ BER = 10<sup>-3</sup>, channel level is +3 dB above the typical sensitivity, the interfering signal is CW; channel signal is FSK

modulated at 1 kbps, modh = 0.66.

11. Interferer/Channel @ BER = 10<sup>-3</sup>, channel level is +3 dB above the typical sensitivity, the interfering signal is CW; channel signal is FSK modulated at 10 kbps, modh = 0.66.

12. Channel/Blocker @ BER = 10<sup>-3</sup>, channel level is +3 dB above the typical sensitivity, the blocker signal is CW; channel signal is FSK

modulated at 10 kbps, modh = 0.66.

Table 11. RECEIVER AND TRANSMITTER SETTLING TIMES

| Symbol                   | Description                                                                                              | Condition                                                                                                                                                                                                                     | Min. | Тур.                         | Max.                 | Unit |
|--------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------|----------------------|------|
| T <sub>xtal</sub>        | XTAL settling time                                                                                       | Powermodes: POWERDOWN to STANDBY Note that T <sub>xtal</sub> depends on the specific crystal used.                                                                                                                            |      | 0.5                          |                      | ms   |
| T <sub>synth</sub>       | Synthesizer settling time                                                                                | Powermodes:<br>STANDBY to SYNTHTX or<br>SYNTHRX                                                                                                                                                                               |      | 40                           |                      | μs   |
| T <sub>tx</sub>          | TX settling time                                                                                         | Powermodes:  SYNTHTX to FULLTX  T <sub>tx</sub> is the time used for power ramping, this can be programmed to be 1 x t <sub>bit</sub> , 2 x t <sub>bit</sub> , 4 x t <sub>bit</sub> or 8 x t <sub>bit</sub> .  (Notes 13, 14) | 0    | 1 x t <sub>bit</sub>         | 8 x t <sub>bit</sub> | με   |
| T <sub>rx_init</sub>     | RX initialization time                                                                                   |                                                                                                                                                                                                                               |      | 150                          |                      | μs   |
| T <sub>rx_rssi</sub>     | RX RSSI acquisition time (after $T_{rx\_init}$ )                                                         | Powermodes: SYNTHRX to FULLRX                                                                                                                                                                                                 |      | 80 +<br>3 x t <sub>bit</sub> |                      | μs   |
| T <sub>rx_preamble</sub> | RX RSSI acquisition time to valid data RX at full sensitivity/ selectivity (after T <sub>rx_init</sub> ) | Modulation (G)FSK<br>(Notes 13, 14)                                                                                                                                                                                           |      | 80 +<br>3 x t <sub>bit</sub> |                      | μs   |

## **Table 12. OVERALL STATE TRANSITION TIMES**

| Symbol               | Description                                          | Condition                                                            | Min. | Тур.                      | Max. | Unit |
|----------------------|------------------------------------------------------|----------------------------------------------------------------------|------|---------------------------|------|------|
| T <sub>tx_on</sub>   | TX startup time                                      | Powermodes: STANDBY to FULLTX                                        | 40   | 40 + 1 x t <sub>bit</sub> |      | μs   |
|                      |                                                      | (Notes 15, 16)                                                       |      |                           |      |      |
| T <sub>rx_on</sub>   | RX startup time                                      | Powermodes: STANDBY to FULLRX                                        |      | 190                       |      | μs   |
| T <sub>rx_rssi</sub> | RX startup time to valid RSSI Powermodes: STANDBY to |                                                                      |      | 270 +                     |      | μs   |
|                      |                                                      | FULLRX                                                               |      | 3 x t <sub>bit</sub>      |      |      |
| T <sub>rx_data</sub> | RX startup time to valid data at                     | Modulation (G)FSK                                                    |      | 190 +                     |      | μs   |
|                      | full sensitivity/selectivity                         | (Notes 15, 16)                                                       |      | 9 x t <sub>bit</sub>      |      |      |
| T <sub>rxtx</sub>    | RX to TX switching Powermodes: FULLRX to FULLTX      |                                                                      |      | 62                        |      | μs   |
| T <sub>txrx</sub>    | TX to RX switching (to preamble start)               | Powermodes: FULLTX to FULL-<br>RX                                    |      | 200                       |      |      |
| T <sub>hop</sub>     | Frequency hop                                        | Switch between frequency de-<br>fined in register FREQA and<br>FREQB |      | 30                        |      | μs   |

<sup>13.</sup> $t_{bit}$  depends on the datarate, e.g. fr 10 kbps  $t_{bit}$  = 100  $\mu$ s 14. In wire mode there is a processing delay of typically 6 x  $t_{bit}$  between antenna and DCLK/DATA pins.

<sup>15.</sup> $t_{bit}$  depends on the datarate, e.g. fr 10 kbps  $t_{bit}$  = 100  $\mu$ s 16. In wire mode there is a processing delay of typically 6 x  $t_{bit}$  between antenna and DCLK/DATA pins.

Table 13. SPI TIMING

| Symbol | Description                         | Condition | Min. | Тур. | Max. | Unit |
|--------|-------------------------------------|-----------|------|------|------|------|
| Tss    | SEL falling edge to CLK rising edge |           | 10   |      |      | ns   |
| Tsh    | CLK falling edge to SEL rising edge |           | 10   |      |      | ns   |
| Tssd   | SEL falling edge to MISO driving    |           | 0    |      | 10   | ns   |
| Tssz   | SEL rising edge to MISO high-Z      |           | 0    |      | 10   | ns   |
| Ts     | MOSI setup time                     |           | 10   |      |      | ns   |
| Th     | MOSI hold time                      |           | 10   |      |      | ns   |
| Tco    | CLK falling edge to MISO output     |           |      |      | 10   | ns   |
| Tck    | CLK period                          | (Note 17) | 50   |      |      | ns   |
| Tcl    | CLK low duration                    |           | 15   |      |      | ns   |
| Tch    | CLK high duration                   |           | 15   |      |      | ns   |

**Table 14. WIRE MODE INTERFACE TIMING** 

| Symbol | Description                                     | Condition                       | Min. | Тур. | Max.   | Unit |
|--------|-------------------------------------------------|---------------------------------|------|------|--------|------|
| Tdck   | SEL falling edge to CLK rising edge             | Depends on bit rate programming | 1.6  |      | 10.000 | ms   |
| Tdcl   | DCLK low duration                               |                                 | 25   |      | 75     | %    |
| Tdch   | DCLK high duration                              |                                 | 25   |      | 75     | %    |
| Tds    | DATA setup time relative to active DCLK edge    |                                 | 10   |      |        | ns   |
| Tdh    | DATA hold time relative to active DCLK edge     |                                 | 10   |      |        | ns   |
| Tdco   | DATA output change relative to active DCLK edge |                                 |      |      | 10     | ns   |

<sup>19.</sup> For a figure showing the wire mode interface timing parameters see section: Wire Mode Interface.

## Table 15. GENERAL PURPOSE ADC (GPADC)

| Symbol                                                 | Description                                                                    | Condition    | Min. | Тур. | Max. | Unit |
|--------------------------------------------------------|--------------------------------------------------------------------------------|--------------|------|------|------|------|
| Res                                                    | Res Nominal ADC resolution                                                     |              |      | 12   |      | bit  |
| F <sub>conv</sub>                                      | Conversion rate                                                                |              | 0.03 |      | 1    | MS/s |
| DR                                                     | Dynamic range                                                                  |              |      | 72   |      | dB   |
| INL                                                    | Integral nonlinearity                                                          |              | -4   |      | +4   | LSB  |
| DNL Differential nonlinearity                          |                                                                                |              | -1   | +1.5 |      | LSB  |
| Z <sub>in</sub>                                        | Input impedance                                                                | Single-ended |      | 25   |      | kΩ   |
| V <sub>DC-IN</sub> Input DC level                      |                                                                                |              |      | 0.8  |      | V    |
| V <sub>IN-DIFF</sub> Input signal range (differential) |                                                                                |              | -500 |      | 500  | mV   |
| V <sub>IN-SE</sub>                                     | Input signal range (single-ended, signal input at pin GPADC1, pin GPADC2 open) |              | 300  |      | 1300 | mV   |

<sup>17.</sup> For SPI access during power-down mode the period should be relaxed to 100 ns 18. For a figure showing the SPI timing parameters see section: Serial Peripheral Interface (SPI).

#### **CIRCUIT DESCRIPTION**

The AX5045 is a true single chip ultra-low power narrow-band CMOS RF transceiver for use in licensed and unlicensed bands from 60–525 and 700 to 1050 MHz. The on-chip transceiver consists of a fully integrated RF front-end with modulator, and demodulator. Base band data processing is implemented in an advanced and flexible communication controller that enables user friendly communication via the SPI interface.

AX5045 can be operated from a 3.0 V to 3.6 V power supply over a temperature range of -40°C to 85°C. It consumes 255 mA for transmitting at 915 MHz carrier frequency at 23 dBm. In receive operation AX5045 consumes 15 mA at 915 MHz carrier frequency.

AX5045 supports any data rate from 0.1 kbps to 200 kbps for FSK, 4–FSK, GFSK, GMSK, and MSK. ASK supports datarates up to 50 kbps and PSK supports datarates up to 10 kbps. To achieve optimum performance for specific data rates and modulation schemes several register settings to configure the AX5045 are necessary, for details see the AX5045 Programming Manual.

The AX5045 can be operated in two fundamentally different modes.

In **frame mode** data is sent and received via the SPI port in frames. Pre-and post-ambles as well as checksums can be generated automatically. Interrupts can be used to control the data flow between a micro-controller and the AX5045.

In wire mode the IC behaves as an extension of any wire. The internal communication controller is disabled and the modem data is directly available on a dedicated pin (DATA). The bit clock is also output on a dedicated pin (DCLK). In this mode the user can connect the data pin to any port of a micro-controller or to a UART, but has to control coding, checksums, pre and post ambles. The user can choose between synchronous and asynchronous wire mode, asynchronous wire mode performs RS232 start bit recognition and re-synchronization for transmit.

Both modes can be used both for transmit and receive. In both cases the AX5045 behaves as a SPI slave interface. Configuration of the AX5045 is always done via the SPI interface.

The receiver and the transmitter support multi-channel operation for all data rates and modulation schemes.

#### **Voltage Regulators**

The AX5045 uses an on-chip voltage regulator system to create stable supply voltages for the internal circuitry from the primary supply VDD\_IO. The I/O level of the digital pins is VDD\_IO.

The AX5045 power amplifier external choke inductors are powered by the regulated VCHOKE pin and not directly tied to the battery. This has the advantage that the current and output power do not vary much over supply voltage and allows for amplitude shaping.

Pins VDD\_ANA are supplied for external decoupling of the power supply used for the on–chip PA.

The voltage regulator system must be set into the appropriate state before receive or transmit operations can be initiated. This is handled automatically when programming the device modes via the PWRMODE register.

Register POWSTAT contains status bits that can be read to check if the regulated voltages are ready (bit SVIO) or if VDD\_IO has dropped below the brown-out level of 1.3 V (bit SSUM).

In power-down mode the core supply voltages for digital and analog functions are switched off to minimize leakage power. Most register contents are preserved but access to the FIFO is not possible and FIFO contents are lost. SPI access to registers is possible, but at lower speed.

In deep-sleep mode all supply voltages are switched off. All digital and analog functions are disabled. All register contents are lost. To leave deep-sleep mode the pin SEL has to be pulled low. This will initiate startup and reset of the AX5045. Then the MISO line should be polled, as it will be held low during initialization and will rise to high at the end of the initialization, when the chip becomes ready for operation.

## **Crystal Oscillator and TCXO Interface**

The AX5045 is normally operated with an external TCXO, which is required by most narrow-band regulations with a tolerance of 0.5 ppm to 1.5 ppm depending on the regulatory requirements. The on-chip crystal oscillator allows the use of an inexpensive quartz crystal as the RF generation subsystem's timing reference when possible from a regulatory point of view.

A wide range of crystal frequencies can be handled by the crystal oscillator circuit. As the reference frequency impacts both the spectral performance of the transmitter as well as the current consumption of the receiver, the choice of reference frequency should be made according to the regulatory regime targeted by the application.

The crystal or TCXO reference frequency should be chosen so that the RF carrier frequency is not near an integer multiple of the crystal or TCXO frequency.

The oscillator circuit is enabled by programming the PWRMODE register. At power-up it is disabled. By default the oscillator circuit expects a TCXO to be connected to the CLKP pin, while CLKN has to be left unconnected. No special register settings are required.

Alternatively a quartz crystal can be connected. The transconductance of the oscillator is automatically regulated, to allow for fastest start—up times together with lowest power operation during steady—state oscillation.

To synchronize the receiver frequency to a carrier signal, the recommended method to implement frequency synchronization is to make use of the high resolution RF frequency generation sub-system together with the Automatic Frequency Control.

# Low Power Oscillator and Wake-on-Radio (WOR) Mode

The AX5045 features an internal ultra-low power oscillator. In default mode the frequency of oscillation is 640 Hz  $\pm 1.5\%$ , in fast mode it is 10.2 kHz  $\pm 1.5\%$ . These accuracies are reached after the internal hardware has been used to calibrate the low power oscillator versus the RF reference clock. This procedure can be run in the background during transmit or receive operations.

The low power oscillator makes a WOR mode with a power consumption of 700 nA possible.

If Wake on Radio Mode is enabled, the receiver wakes up periodically at a user selectable interval, and checks for a radio signal on the selected channel. If no signal is detected, the receiver shuts down again. If a radio signal is detected, and a valid packet is received, the microcontroller is alerted by asserting an interrupt.

The AX5045 can thus autonomously poll for radio signals, while the external micro–controller can stay powered down, and only wakes up once a valid packet is received. This allows for very low average receiver power, at the expense of longer preambles at the transmitter.

## GPIO Pins

Pins DATA, DCLK,SYSCLK, IRQ, ANTSEL, PWRAMP can be used as general purpose I/O pins by programming pin configuration registers PINFUNCSYSCLK, PINFUNCDCLK, PINFUNCDATA, PINFUNCIRQ, PINFUNCNANTSEL, PINFUNCPWRAMP. Pin input values can be read via register PINSTATE. Pull—ups are disabled if output data is programmed to the GPIO pin.



Figure 3. GPIO Pin

#### **SYSCLK Output**

The SYSCLK pin outputs either the reference clock signal divided by a programmable power of two or the low power oscillator clock. Division ratios from 1 to 1024 are possible. For divider ratios > 1 the duty cycle is 50%. Bits SYSCLK[4:0] in the PINFUNCSYSCLK register set the divider ratio. By default the SYSCLK output is disabled.

#### Power-on-Reset (POR)

AX5045 has an integrated power-on-reset block. No external POR circuit is required.

After POR the AX5045 can be reset by first setting the SPI SEL pin to high for at least 100 ns, then setting followed by resetting the bit RST in the PWRMODE register.

After POR or reset all registers are set to their default values.

#### **RF Frequency Generation Subsystem**

The RF frequency generation subsystem consists of a fully integrated synthesizer, which multiplies the reference frequency from the crystal oscillator to get the desired RF frequency. The advanced architecture of the synthesizer enables frequency resolutions of 1 Hz, as well as fast settling times of  $5-50~\mu s$  depending on the settings (see section AC Characteristics). Fast settling times mean fast start-up and fast RX/TX switching, which enables low-power system design.

For receive operation the RF frequency is fed to the mixer, for transmit operation to the power-amplifier.

The frequency must be programmed to the desired carrier frequency.

The synthesizer loop bandwidth can be programmed, this serves three purposes:

- 1. Start-up time optimization, start-up is faster for higher synthesizer loop bandwidths.
- 2. TX spectrum optimization, phase–noise at 300 kHz to 1 MHz distance from the carrier improves with lower synthesizer loop bandwidths.
- 3. Adaptation of the bandwidth to the data-rate. For transmission of FSK and MSK it is required that the synthesizer bandwidth must be in the order of the data-rate.

#### VCO

An on-chip VCO converts the control voltage generated by the charge pump and loop filter into an output frequency. This frequency is used for transmit as well as for receive operation. The frequency can be programmed in 1 Hz steps in the FREQ registers. The RFDIV bits in the PLLVCODIV register must be programmed to the desired frequency band.

The fully integrated VCO allows to operate the device in the frequency range 60 - 525 and 700 - 1050 MHz.

## VCO Auto-Ranging

The AX5045 has an integrated auto-ranging function, which allows to set the correct VCO range for specific frequency generation subsystem settings automatically.

Typically it has to be executed after power-up. The function is initiated by setting the RNG\_START bit in the PLLRANGINGA or PLLRANGINGB register. The bit is readable and a 0 indicates the end of the ranging process. Setting RNG\_START in the PLLRANGINGA register ranges the frequency in FREQA, while setting RNG\_START in the PLLRANGINGB register ranges the frequency in FREQB. The RNGERR bit indicates the correct execution of the auto-ranging. The AX5045 can also be configured to compensate for slow, time-varying changes in the optimal range setting.

#### Loop Filter and Charge Pump

The AX5045 internal loop filter configuration together with the charge pump current sets the synthesizer loop band width. The internal loop-filter has three configurations that can be programmed via the register bits FLT[1:0] in registers PLLLOOP or PLLLOOPBOOST the charge pump current can be programmed using register bits PLLCPI[7:0] in

registers PLLCPI or PLLCPIBOOST. Synthesizer bandwidths are typically 50 – 350 kHz depending on the PLLLOOP or PLLLOOPBOOST settings, for details see the section: AC Characteristics.

The AX5045 can be setup in such a way that when the synthesizer is started, the settings in the registers PLLLOOPBOOST and PLLCPIBOOST are applied first for a programmable duration before reverting to the settings in PLLLOOP and PLLCPI. This feature enables automated fastest start—up.

Setting bits FLT[1:0] = 00 bypasses the internal loop filter and the VCO control voltage is output to an external loop filter at pin FILT. This mode of operation is recommended for achieving lower bandwidths than with the internal loop filter.

Registers

See Table 16.

**Table 16. RF FREQUENCY GENERATION REGISTERS** 

| Register                      | Bits   | Purpose                                                                                                                                                                                               |  |  |
|-------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PLLLOOP PLLLOOPBOOST FLT[1:0] |        | Synthesizer loop filter bandwidth and selection of external loop filter, recommended usage is to increase the bandwidth for faster settling time, bandwidth increases of factor 2 and 5 are possible. |  |  |
| PLLCPI<br>PLLCPIBOOST         |        | Synthesizer charge pump current, recommended usage is to decrease the bandwidth (and improve the phase-noise) for low data-rate transmissions.                                                        |  |  |
| PLLVCODIV                     | REFDIV | Sets the synthesizer reference divider ratio.                                                                                                                                                         |  |  |
| RFDIV                         |        | Sets the synthesizer output divider ratio.                                                                                                                                                            |  |  |
| FREQA, FREQB                  |        | Programming of the carrier frequency.                                                                                                                                                                 |  |  |
| PLLRANGINGA, PLLRANGINGB      |        | Initiate VCO auto-ranging and check results.                                                                                                                                                          |  |  |

## RF Input and Output Stage (RX\_N/RX\_P/TX\_N/TX\_P)

RX uses differential pins RX\_P and RX\_N. TX uses the differential antenna pins TX\_P and TX\_N. RX/TX switching can be done either with an external RX/TX switch (Figure 10) or with a direct tie configuration (Figure 8).

Pin PWRAMP can be used to control an external RX/TX switch. Pin ANTSEL can be used to control an external antenna switch when receiving with two antennas (Figure 10).

When antenna diversity is enabled, the radio controller will, when not in the middle of receiving a packet,

periodically probe both antennas and select the antenna with the highest signal strength. The radio controller can be instructed to periodically write both RSSI values into the FIFO. Antenna diversity mode is fully automatic.

LNA

The LNA amplifies the differential RF signal from the antenna and buffers it to drive the I/Q mixer. An external matching network is used to adapt the antenna impedance to the IC impedance. A DC feed to GND must be provided at the antenna pins (RX\_P & RX\_N). For recommendations see section: Application Information.

PA

In TX mode the PA drives the signal generated by the frequency generation subsystem out to the differential antenna pins TX\_P and TX\_N. In register MODCFGA bit TXDIFF must be set high and bit TXSE must be set low.

The output power of the PA is programmed via the register TXPWRCOEFFB.

The PA can be digitally pre-distorted for high linearity. The output amplitude can be shaped (raised cosine), this mode is selected with bit AMPLSHAPE in register MODCFGA. PA ramping is programmable in increments of the bit time and can be set to 1-8 bit times via bits SLOWRAMP in register MODCFGA.

Output power and efficiency, as well as harmonic content will depend on the external impedance seen by the power amplifier (PA). Matching circuit recommendations are given in the section: Application Information.

#### **Digital IF Channel Filter and Demodulator**

The digital IF channel filter and the demodulator extract the data bit-stream from the incoming IF signal. They must be programmed to match the modulation scheme as well as the data-rate. Inaccurate programming will lead to loss of sensitivity.

The channel filter offers bandwidths of 119 Hz up to 221 kHz (with reference frequencies above 16 MHz higher bandwidths are possible).

An overview of the registers involved is given in the following Table 17 as reference. The register setups typically must be done once at power-up of the device.

Registers

See Table 17.

**Table 17. CHANNEL FILTER AND DEMODULATOR REGISTERS** 

| Register                                                        | Remarks                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DECIMATION                                                      | This register programs the bandwidth of the digital channel filter.                                                                                                                                                                                                        |
| RXDATARATE2 RXDATARATE0                                         | These registers specify the receiver bit rate, relative to the channel filter bandwidth.                                                                                                                                                                                   |
| MAXDROFFSET2 MAXDROFFSET0                                       | These registers specify the maximum possible data rate offset.                                                                                                                                                                                                             |
| MAXRFOFFSET2 MAXRFOFFSET0                                       | These registers specify the maximum possible RF frequency offset                                                                                                                                                                                                           |
| TIMEGAIN, DRGAIN                                                | These registers specify the aggressiveness of the receiver bit timing recovery. More aggressive settings allow the receiver to synchronize with shorter preambles, at the expense of more timing jitter and thus a higher bit error rate at a given signal-to-noise ratio. |
| MODULATION                                                      | This register selects the modulation to be used by the transmitter and the receiver, i.e. whether ASK, FSK, PSK should be used.                                                                                                                                            |
| PHASEGAIN, FREQGAINA, FREQGAINB, FREQGAINC, FREQGAIND, AMPLGAIN | These registers control the bandwidth of the phase, frequency offset and amplitude tracking loops.                                                                                                                                                                         |
| AGCINCREASE, AGCREDUCE                                          | These register controls the AGC (automatic gain control) loop slopes, and thus the speed of gain adjustments. The faster the bit–rate, the faster the AGC loop should be.                                                                                                  |
| TXRATE                                                          | These registers control the bit rate of the transmitter.                                                                                                                                                                                                                   |
| FSKDEV                                                          | These registers control the frequency deviation of the transmitter in FSK mode. The receiver does not explicitly need to know the frequency deviation, only the channel filter bandwidth has to be set wide enough for the complete modulation to pass.                    |

#### **Encoder**

The encoder is located between the Framing Unit, the Demodulator and the Modulator. It can optionally transform the bit-stream in the following ways:

- It can invert the bit stream. In 4-FSK mode, inversion for the LSB and MSB of a DiBit symbol can be set independently.
- It can perform differential encoding. This means that a zero is transmitted as no change in the level, and a one is transmitted as a change in the level.
- It can perform Manchester encoding. Manchester encoding ensures that the modulation has no DC content and enough transitions (changes from 0 to 1 and from 1 to 0) for the demodulator bit timing recovery to function correctly, but does so at a doubling of the data rate.

• It can perform spectral shaping (also known as whitening). Spectral shaping removes DC content of the bit stream, ensures transitions for the demodulator bit timing recovery, and makes sure that the transmitted spectrum does not have discrete lines even if the transmitted data is cyclic. It does so without adding additional bits, i.e. without changing the data rate. Spectral Shaping uses a feedback shift register which can selectively implement the polynomials PN9, PN15 and PN17. Available options are both additive (synchronous) or multiplicative (self–synchronizing) scrambling.

The encoder is programmed using the register ENCODING, details and recommendations on usage are given in the AX5045 Programming Manual.

#### Framing and FIFO

Most radio systems today group data into packets. The framing unit is responsible for converting these packets into a bit-stream suitable for the modulator, and to extract packets from the continuous bit-stream arriving from the demodulator.

The Framing unit supports two different modes:

- Packet modes
- Raw modes

The micro-controller communicates with the framing unit through a 256 byte FIFO. Data in the FIFO is organized in chunks. The chunk header encodes the length and what data is contained in the payload. Chunks may contain packet data, but also RSSI, Frequency offset, Timestamps, etc.

The AX5045 contains one FIFO. Its direction is switched depending on whether transmit or receive mode is selected.

The FIFO can be operated in polled or interrupt driven modes. In polled mode, the microcontroller must periodically read the FIFO status register or the FIFO count register to determine whether the FIFO needs servicing.

In interrupt mode EMPTY, NOT EMPTY, FULL, NOT FULL and programmable level interrupts are provided. The AX5045 signals interrupts by asserting (driving high) its IRQ line. The interrupt line is level triggered, active high.

Interrupts are acknowledged by removing the cause for the interrupt, i.e. by emptying or filling the FIFO.

Basic FIFO status (EMPTY, FULL, Overrun, Underrun, FIFO fill level above threshold, FIFO free space above threshold) are also provided during each SPI access on MISO while the micro-controller shifts out the register address on MOSI. See the SPI interface section for details. This feature significantly reduces the number of SPI accesses necessary during transmit and receive.

#### Packet Modes

The AX5045 offers different packet modes. For arbitrary packet sizes HDLC is recommended due to its automated flag and bit-stuffing mechanism. The AX5045 also offers packet modes with fixed packet length with up to 12 bits indicating the length of the packet.

In packet modes a cyclic redundancy check (CRC) can be computed automatically.

HDLC Mode is the main framing mode of the AX5045. In this mode, the AX5045 performs automatic packet delimiting, and optional packet correctness check by inserting and checking a CRC field.

NOTE: HDLC mode follows High–Level Data Link Control (HDLC, ISO 13239) protocol.

The packet structure is given in the following Table 18.

**Table 18. HDLC PACKET STRUCTURE** 

| Flag  | Address | Control     | Information                                       | FCS       | Flag  |
|-------|---------|-------------|---------------------------------------------------|-----------|-------|
| 8 bit | 8 bit   | 8 or 16 bit | Variable length, 0 or more bits in multiples of 8 | 16/32 bit | 8 bit |

20. The end flag of one frame can be used as the start flag of the next frame.

HDLC packets are delimited with flag sequences of content 0x7E.

In AX5045 the meaning of address and control is user defined. The Frame Check Sequence (FCS) can be programmed to be CRC-CCITT, CRC-16 or CRC-32.

The receiver checks the CRC, the result can be retrieved from the FIFO. In HDLC mode the CRC is always appended to the received data.

Another standardized mode supported by AX5045 is Wireless M-Bus, the packet structure is given in the following Table 19.

NOTE: Wireless M-Bus mode follows EN13757-4.

Table 19. WIRELESS M-BUS PACKET STRUCTURE

| Preamble | L     | С     | М      | А      | FCS    | Optional Data Block (optionally repeated with FCS) | FCS    |
|----------|-------|-------|--------|--------|--------|----------------------------------------------------|--------|
| variable | 8 bit | 8 bit | 16 bit | 48 bit | 16 bit | 8 – 96 bit                                         | 16 bit |

For details on implementing an HDLC communication as well as Wireless M-Bus please see the AX5045 Programming Manual.

#### Raw Modes

In Raw mode, the AX5045 does not perform any packet delimiting or byte synchronization. It simply serializes transmit bytes and de–serializes the received bit–stream and groups it into bytes. This mode is ideal for implementing legacy protocols in software.

Raw mode with preamble match is similar to raw mode. In this mode, however, the receiver does not receive anything until it detects a user programmable bit pattern (called the preamble) in the receive bit-stream. When it detects the preamble, it aligns the de-serialization to it.

AX5045 can search for up to two different preambles. Each preamble can be between 4 and 32 bits long.

#### **RX AGC and RSSI**

AX5045 features three receiver signal strength indicators (RSSI):

1. RSSI before the digital IF channel filter.

The gain of the receiver is adjusted in order to keep the analog IF filter output level inside the working range of the ADC and demodulator.

The register AGCCOUNTER contains the current value of the AGC and can be used as an RSSI.

The step size of this RSSI is 0.75 dB. The value can be used as soon as the RF frequency generation sub-system has been programmed.

RSSI behind the digital IF channel filter.
 The register RSSI contains the current value of the RSSI behind the digital IF channel filter. The step size of this RSSI is 1 dB. It is possible to set an

interrupt getting asserted when the RSSI exceeds or falls below a defined threshold value.

3. RSSI behind the digital IF channel filter – high accuracy.

The demodulator also provides amplitude information in the TRK\_AMPLITUDE register. By combining both the AGCCOUNTER and the TRK\_AMPLITUDE registers, a high resolution (better than 0.1 dB) RSSI value can be computed at the expense of a few arithmetic operations on the micro-controller. More details can be found in the AX5045 Programming Manual.

#### Modulator

Depending on the transmitter settings the modulator generates various inputs for the PA (see Table 20):

#### **Table 20. MODULATIONS**

| Modulation        | Bit = 0                      | Bit = 1                     | Main Lobe Bandwidth           | Max. Bitrate |
|-------------------|------------------------------|-----------------------------|-------------------------------|--------------|
| ASK               | PA off                       | PA on                       | BW = BITRATE                  | 50 kBit/s    |
| FSK/MSK/GFSK/GMSK | $\Delta f = -f_{deviation}$  | $\Delta f = +f_{deviation}$ | $BW = (1 + h) \times BITRATE$ | 200 kBit/s   |
| PSK               | $\Delta \varphi = 0^{\circ}$ | $\Delta \varphi$ = 180°     | BW = BITRATE                  | 10 kBit/s    |

NOTE: h = modulation index. It is the ratio of the deviation compared to the bit-rate; f<sub>deviation</sub> = 0.5VhVBITRATE, AX5045 can demodulate signals with h < 32

ASK = amplitude shift keying

FSK = frequency shift keying

MSK = minimum shift keying; MSK is a special case of FSK, where h = 0.5, and therefore  $f_{deviation}$  = 0.25 BITRATE;

the advantage of MSK over FSK is that it can be demodulated more robustly

PSK = phase shift keying

All modulation schemes, except 4-FSK, are binary.

Amplitude can be shaped using a raised cosine waveform. Amplitude shaping will also be performed for constant amplitude modulation ((G)FSK, (G)MSK) when ramping up and down the PA. Amplitude shaping should always be enabled.

Frequency shaping can either be hard (FSK, MSK), or Gaussian (GMSK, GFSK), with selectable BT = 0.3 or BT = 0.5.

**Table 21. 4-FSK MODULATION** 

| Modulation | DiBit = 00                   | DiBit = 01                  | DiBit = 11                  | DiBit = 10                   | Main Lobe<br>Bandwidth            | Max. Bitrate |
|------------|------------------------------|-----------------------------|-----------------------------|------------------------------|-----------------------------------|--------------|
| 4-FSK      | $\Delta f = -3f_{deviation}$ | $\Delta f = -f_{deviation}$ | $\Delta f = +f_{deviation}$ | $\Delta f = +3f_{deviation}$ | $BW = (1 + 3 h)$ $\times BITRATE$ | 200 kBit/s   |

4-FSK Frequency shaping is always hard.

#### **Automatic Frequency Control (AFC)**

The AX5045 features an automatic frequency tracking loop which is capable of tracking the transmitter frequency within the RX filter band width. On top of that the AX5045 has a frequency tracking register TRKRFFREQ to synchronize the receiver frequency to a carrier signal. For AFC adjustment, the frequency offset can be computed with the following formula:

$$\Delta f = \frac{TRKRFFREQ}{2^{24}} \times f_{XTAL}$$
 (eq. 1)

The pull-in range of the AFC can be programmed with the MAXRFOFFSET Registers.

#### **PWRMODE Register**

The PWRMODE register controls, which parts of the chip are operating.

**Table 22. PWRMODE REGISTER** 

| PWRMODE Register | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000             | POWERDOWN | All digital and analog functions, except the register file, are disabled. The core supply voltages are switched off to conserve leakage power. Register contents are preserved and accessible registers via SPI, but at a slower speed. Access to the FIFO is not possible and the contents are not preserved. POW-ERDOWN mode is only entered once the FIFO is empty.                                         |
| 0001             | DEEPSLEEP | AX5045 is fully turned off. All digital and analog functions are disabled. All register contents are lost.  To leave DEEPSLEEP mode the pin SEL has to be pulled low. This will initiate startup and reset of the AX5045. Then the MISO line should be polled, as it will be held low during initialization and will rise to high at the end of the initialization, when the chip becomes ready for operation. |
| 0101             | STANDBY   | The crystal oscillator and the reference are powered on; receiver and transmitter are off. Register contents are preserved and accessible registers via SPI. Access to the FIFO is not possible and the contents are not preserved. STANDBY is only entered once the FIFO is empty                                                                                                                             |
| 0111             | FIFO      | The reference is powered on. Register contents are preserved and accessible registers via SPI.  Access to the FIFO is possible and the contents are preserved.                                                                                                                                                                                                                                                 |
| 1000             | SYNTHRX   | The synthesizer is running on the receive frequency. Transmitter and receiver are still off. This mode is used to let the synthesizer settle on the correct frequency for receive.                                                                                                                                                                                                                             |
| 1001             | FULLRX    | Synthesizer and receiver are running.                                                                                                                                                                                                                                                                                                                                                                          |
| 1011             | WOR       | Receiver wakeup-on-radio mode. The mode the same as POWERDOWN, but the 640 Hz internal low power oscillator is running.                                                                                                                                                                                                                                                                                        |
| 1100             | SYNTHTX   | The synthesizer is running on the transmit frequency. Transmitter and receiver are still off. This mode is used to let the synthesizer settle on the correct frequency for transmit.                                                                                                                                                                                                                           |
| 1101             | FULLTX    | Synthesizer and transmitter are running. Do not switch into this mode before the synthesizer has completely settled on the transmit frequency (in SYNTHTX mode), otherwise spurious spectral transmissions will occur.                                                                                                                                                                                         |

For the corresponding currents see Table 3.

Table 23. A TYPICAL PWRMODE SEQUENCE FOR A TRANSMIT SESSION

| Step | PWRMODE   | Remarks                                                                |
|------|-----------|------------------------------------------------------------------------|
| 1    | POWERDOWN |                                                                        |
| 2    | STANDBY   | The settling time is dominated by the crystal used, typical value 3ms. |
| 3    | FULLTX    | Data transmission.                                                     |
| 4    | POWERDOWN |                                                                        |

## Table 24. A TYPICAL PWRMODE SEQUENCE FOR A RECEIVE SESSION

| Step | PWRMODE [3:0] | Remarks                                                                |
|------|---------------|------------------------------------------------------------------------|
| 1    | POWERDOWN     |                                                                        |
| 2    | STANDBY       | The settling time is dominated by the crystal used, typical value 3ms. |
| 3    | FULLTX        | Data reception.                                                        |
| 4    | POWERDOWN     |                                                                        |

#### **Serial Peripheral Interface**

The AX5045 can be programmed via a four wire serial interface according SPI using the pins CLK, MOSI, MISO and SEL. Registers for setting up the AX5045 are programmed via the serial peripheral interface in all device modes.

When the interface signal SEL is pulled low, a configuration data stream is expected on the input signal pin MOSI, which is interpreted as D0...Dx, A0...Ax, R\_N/W. Data read from the interface appears on MISO.

Figure 4 shows a write/read access to the interface. The data stream is built of an address byte including read/write information and a data byte. Depending on the  $R_N/W$  bit and address bits A[6..0], data D[7..0] can be written via MOSI or read at the pin MISO.  $R_N/W = 0$  means read mode,  $R_N/W = 1$  means write mode.

Most registers are 8 bits wide and accessed using the waveforms as detailed in Figure 5. The most important

registers are at the beginning of the address space, i.e. at addresses less than 0x70. These registers can be accessed more efficiently using the short address form, which is detailed in Figure 4.

Some registers are longer than 8 bits. These registers can be accessed more quickly than by reading and writing individual 8 bit parts. This is illustrated in Figure 6. Accesses are not limited by 16 bits either, reading and writing data bytes can be continued as long as desired. After each byte, the address counter is incremented by one. This access form works with both, short and long addresses.

During the address phase of the access, the AX5045 outputs the most important status bits. This feature is designed to speed up the software decision on what to do in an interrupt handler.

The status bits contain the following information:

Table 25. SPI STATUS BITS

| SPI Bit Cell | Status | Meaning/Register Bit                                                                                            |
|--------------|--------|-----------------------------------------------------------------------------------------------------------------|
| 0            | -      | 1 (when transitioning out of deep sleep mode, this bit transitions from $0 \to 1$ when the power becomes ready) |
| 1            | S14    | PLL LOCK                                                                                                        |
| 2            | S13    | FIFO OVER                                                                                                       |
| 3            | S12    | FIFO OVER                                                                                                       |
| 4            | S11    | THRESHOLD FREE (FIFOFREE > FIFOTHRESH)                                                                          |
| 5            | S10    | THRESHOLD COUNT (FIFOCOUNT > FIFOTHRESH)                                                                        |
| 6            | S9     | FIFO FULL                                                                                                       |
| 7            | S8     | FIFO EMPTY                                                                                                      |
| 8            | S7     | PWRGOOD (not BROWNOUT)                                                                                          |
| 9            | S6     | PWR INTERRUPT PENDING                                                                                           |
| 10           | S5     | RADIO EVENT PENDING                                                                                             |
| 11           | S4     | XTAL OSCILLATOR RUNNING                                                                                         |
| 12           | S3     | WAKEUP INTERRUPT PENDING                                                                                        |
| 13           | S2     | LPOSC INTERRUPT PENDING                                                                                         |
| 14           | S1     | GPADC INTERRUPT PENDING                                                                                         |
| 15           | S0     | internal                                                                                                        |

21. Bit cells 8 -15 (S7...S0) are only available in two address byte SPI access formats.



Figure 4. SPI 8 Bit Read/Write Access with Timing



Figure 5. SPI 8 Bit Long Address Read/Write Access



Figure 6. SPI 16 Bit Long Read/Write Access

#### **Wire Mode Interface**

In wire mode the transmitted or received data are transferred from and to the AX5045 using the pins DATA and DCLK. DATA is an input when transmitting and an output when receiving.

The direction (i.e. transmit or receive) can be chosen by programming the PWRMODE register.

Wire mode offers two variants: synchronous or asynchronous.

In synchronous wire mode the, the AX5045 always drives DCLK. Transmit data must be applied to DATA synchronously to DCLK, and receive data must be sampled synchronously to DCLK. Timing is given in Figure 7. In asynchronous wire mode, a low voltage RS232 type UART can be connected to DATA. DCLK is optional in this mode. The UART must be programmed to send two stop bits, but

must be able to accept only one stop bit. Both the UART data rate and the AX5045 transmit and receive bit rate must match. The AX5045 synchronizes the RS232 signal to its internal transmission clock, by inserting or deleting a stop bit

Wiremode is also available in 4–FSK mode. The two bits that encode one symbol are serialized on the DATA pin. The PWRAMP pin can be used as a synchronization pin to allow symbol (dibit) boundaries to be reconstructed. Gray coding is used to reduce the number of bit errors in case of a wrong decision. Details can be found in the AX5045 Programming Manual.

Registers for setting up the AX5045 are programmed via the serial peripheral interface (SPI).

Wire Mode Timing See Figure 7.



Figure 7. SPI 8 Bit Long Address Read/Write Access

#### **General Purpose ADC (GPADC)**

The AX5045 features a general purpose ADC. The ADC input pins are GPADC1 and GPADC2. The ADC converts the voltage difference applied between pins GPADC1 and GPADC2. If pin GPADC2 is left floating, the ADC converts the difference between an internally generated value of 800 mV and the voltage applied at pin GPADC1.

The GPADC can only be used if the receiver is disabled. To enable the GPADC write 1 to the ENA bit in the GPADCCTRL register. To start a single conversion, write 1 to the BUSY bit in the GPADCCTRL register. Then wait for the BUSY bit to clear, or the GPADC Interrupt to be asserted.

The GPADC Interrupt is cleared by reading the result register GPADCVALUE.

If continuous sampling is desired, set the CONT bit in register GPADCCTRL. The desired sampling rate can be specified in the GPADCPERIOD register.

#### $\Sigma \Delta DAC$

One digital Pin (ANTSEL or PWRAMP) may be used as a  $\Sigma\Delta$  Digital-to-Analog Converter (DAC). A simple RC lowpass filter is needed to smooth the output. The DAC may be used to output RSSI, many demodulator variables, or a constant value under software control.

## **REGISTER BANK DESCRIPTION**

This section describes the bits of the register bank as reference. The registers are grouped by functional block to facilitate programming. Register details can be found in the AX5045 Programming Manual.

An R in the retention column means that this register's contents are not lost during power-down mode.

No checks are made whether the programmed combination of bits makes sense! Bit 0 is always the LSB.

NOTES: Whole registers or register bits marked as reserved should be kept at their default values.

All addresses not documented here must not be accessed, neither in reading nor in writing.

## **Table 26. CONTROL REGISTER MAP**

|       |                      |        |        |          |                   |                |         | Е                | Bit                                 |                                  |                       |                           |                                   |
|-------|----------------------|--------|--------|----------|-------------------|----------------|---------|------------------|-------------------------------------|----------------------------------|-----------------------|---------------------------|-----------------------------------|
| Add   | Name                 | Dir    | Ret    | Reset    | 7                 | 6              | 5       | 4                | 3                                   | 2                                | 1                     | 0                         | Description                       |
| REVIS | SION & INTERF        | ACE PI | ROBING | à        |                   |                |         | •                | •                                   |                                  |                       | •                         | •                                 |
| 000   | REVISION             | R      | R      | 01000110 |                   |                |         | SILICON          | IREV(7:0)                           |                                  |                       |                           | Silicon Revision                  |
| 001   | SCRATCH              | RW     | R      | 11000101 |                   |                |         | SCRAT            | CH(7:0)                             |                                  |                       |                           | Scratch Register                  |
| OPER  | ATING MODE           |        |        |          |                   |                |         |                  |                                     |                                  |                       |                           |                                   |
| 002   | PWRMODE              | RW     | R      | 011-0000 | RST               | XOEN           | REFEN   | WDS              |                                     | PWRMC                            | DDE(3:0)              |                           | Power Mode                        |
| VOLTA | GE REGULATOR         | l      |        |          |                   |                |         |                  |                                     |                                  |                       |                           |                                   |
| 003   | POWSTAT              | R      | R      |          | SSUM              | SREF           | SVREF   | SVANA            | SVMODEM                             | SBEVANA                          | SBEV<br>MODEM         | SVIO                      | Power Management<br>Status        |
| 004   | POWSTICKYSTAT        | R      | R      |          | SSSUM             | SREF           | SSVREF  | SSVANA           | SSVMODEM SSBEVANA SSBEV SSVIO MODEM |                                  |                       |                           | Power Management<br>Sticky Status |
| 005   | POWIRQMASK           | RW     | R      | 00000000 | MPWRGOOD          | MSREF          | MSVREF  | MSVANA           | MSVMODEM                            | MSDEVANA MSDEV MSVIO MODEM MSVIO |                       |                           |                                   |
| INTER | RUPT CONTROL         |        |        |          |                   |                |         |                  |                                     |                                  |                       |                           |                                   |
| 006   | IRQMASK1             | RW     | R      | 000000   | -                 |                |         |                  | IRQMASK(14:8)                       |                                  |                       |                           | IRQ Mask                          |
| 007   | IRQMASK0             | RW     | R      | 00000000 |                   |                |         | IRQMA            | SK(7:0)                             |                                  | IRQ Mask              |                           |                                   |
| 800   | RADIO EVENT<br>MASK1 | RW     | R      | ——0      | -                 | =              | -       | -                | -                                   | -                                | -                     | RADIO<br>EVENT<br>MASK(8) | Radio Event Mask                  |
| 009   | RADIO EVENT<br>MASKO | RW     | R      | 00000000 |                   |                |         | RADIO EVEN       | NT MASK(7:0)                        | l                                | Radio Event Mask      |                           |                                   |
| 00A   | IRQINVERSION1        | RW     | R      | 000000   | -                 |                |         | IRO              | QINVERSION(14                       | i:8)                             |                       |                           | IRQ Inversion                     |
| 00B   | IRQINVERSION0        | RW     | R      | 00000000 |                   |                |         | IRQINVER         | RSION(7:0)                          |                                  |                       |                           | IRQ Inversion                     |
| 00C   | IRQREQUEST1          | R      | R      |          | -                 |                |         | IR               | QREQUEST(14                         | 8)                               |                       |                           | IRQ Request                       |
| 00D   | IRQREQUEST0          | R      | R      |          |                   |                |         | IRQREQ           | JEST(7:0)                           |                                  |                       |                           | IRQ Request                       |
| 00E   | RADIO EVENT<br>REQ1  | R      |        |          | -                 | -              | -       | -                | -                                   | -                                | -                     | RADIO<br>EVENT<br>REQ(8)  | Radio Event Reques                |
| 00F   | RADIO EVENT<br>REQ0  | R      |        |          |                   |                |         | RADIO EVE        | NT REQ(7:0)                         |                                  |                       | •                         | Radio Event Reques                |
| MODU  | LATION & FRAM        | ING    |        |          |                   |                |         |                  |                                     |                                  |                       |                           |                                   |
| 010   | MODULATION           | RW     | R      | 01000    | -                 | -              | -       | RX HALF<br>SPEED |                                     | MODULAT                          | ΓΙΟΝ (3:0)            |                           | Modulation                        |
| 011   | ENCODING1            | RW     | R      | 0        | -                 | -              | -       | -                | -                                   |                                  | -                     | ENC<br>NOSYNC             | Encoder/Decoder<br>Settings       |
| 012   | ENCODING0            | RW     | R      | 00000100 | TI<br>WHITENING   | ENC<br>SCRMODE | ENC SCR | POLY(1:0>        | ENC MANCH                           | ENC SCRAM                        | ENC IN                | NV(1:0)                   | Encoder/Decoder<br>Settings       |
| 013   | FRAMING              | RW     | R      | 0000     | FRMRX             | -              | -       | -                | FRMMODE (2:0) FABORT                |                                  |                       |                           | Framing settings                  |
| 014   | CRCCFG               | RW     | R      | 0000     | -                 | -              | _       | -                | (                                   | CRCNOIN                          | CRC settings          |                           |                                   |
| 015   | CRCINIT3             | RW     | R      | 11111111 |                   |                |         | CRCINI           | T (31:24)                           |                                  |                       |                           | CRC Initialisation Da             |
| 016   | CRCINIT2             | RW     | R      | 11111111 | 1 CRCINIT (23:16) |                |         |                  |                                     |                                  | CRC Initialisation Da |                           |                                   |
| 017   | CRCINIT1             | RW     | R      | 11111111 | 1 CRCINIT (15:3)  |                |         |                  |                                     |                                  |                       | CRC Initialisation Da     |                                   |
| 018   | CRCINIT0             | RW     | R      | 11111111 | CRCINIT (7:0)     |                |         |                  |                                     |                                  |                       | CRC Initialisation Da     |                                   |

|       |                   |        |     |          |                     |                |                  | В               | it                      |                          |                            |                                       |                                                |
|-------|-------------------|--------|-----|----------|---------------------|----------------|------------------|-----------------|-------------------------|--------------------------|----------------------------|---------------------------------------|------------------------------------------------|
| Add   | Name              | Dir    | Ret | Reset    | 7                   | 6              | 5                | 4               | 3                       | 2                        | 1                          | 0                                     | Description                                    |
| FORW  | ARD ERROR COF     | RECTIO | ON  |          |                     |                |                  |                 |                         |                          |                            |                                       | •                                              |
| 019   | FEC               | RW     | R   | 00000000 | SHORT<br>MEM        | RSTVI<br>TERBI | FEC NEG          | FEC POS         | F                       | ECINPSHIFT (2            | :0)                        | FEC ENA                               | FEC (Viterbi)<br>Configuration                 |
| 01A   | FECSYNC           | RW     | R   | 01100010 |                     |                |                  | FECSY           | NC (7:0)                |                          |                            |                                       | Interleaver<br>Synchronization<br>Threshold    |
| 01B   | FECSTATUS         | R      | R   |          | FEC INV             |                |                  | М               | IAXMETRIC (6:           | 0)                       |                            | FEC Status                            |                                                |
| STATU | s                 |        |     |          |                     |                |                  |                 |                         |                          |                            |                                       |                                                |
| 01C   | RADIOSTATE        | R      | -   | 0000     | =                   | =              | =                | =               |                         | RADIOST                  | TATE (3:0)                 | Radio<br>Controller State             |                                                |
| 01D   | XTALSTATUS        | R      | R   |          | =                   | -              | -                | -               | =                       | =                        | =                          | Crystal Oscillator Status             |                                                |
| PIN C | ONFIGURATION      |        |     |          |                     |                |                  |                 |                         |                          |                            |                                       |                                                |
| 020   | PINSTATE          | R      | R   |          | -                   | -              | PS PWR AMP       | PS ANT SEL      | PS IRQ                  | PS DATA                  | PS DCLK                    | PS SYS CLK                            | Pinstate                                       |
| 021   | PINFUNCSYSC LK    | RW     | R   | 0—01000  | PU SYSCLK           | -              | -                |                 | •                       | PFSYSCLK(4:0             | )                          | •                                     | SYSCLK Pin Function                            |
| 022   | PINFUNCDCLK       | RW     | R   | 00—100   | PU DCLK             | PI DCLK        | -                | -               | -                       |                          | PFDCLK(2:0)                | DCLK Pin Function                     |                                                |
| 023   | PINFUNCDATA       | RW     | R   | 10111    | PU DATA             | PI DATA        | -                | -               | -                       |                          | PFDATA(2:0)                |                                       | DATA Pin Function                              |
| 024   | PINFUNCIRQ        | RW     | R   | 00011    | PU IRQ              | PI IRQ         | -                | -               | -                       | PFIRQ(2:0)               |                            |                                       | IRQ Pin Function                               |
| 025   | PINFUNCANTS EL    | RW     | R   | 00—110   | PU ANTSEL           | PI ANTSEL      | -                | -               | -                       |                          | PFANTSEL(2:0               | )                                     | ANTSEL Pin Function                            |
| 026   | PINFUNCPWR<br>AMP | RW     | R   | 000110   | PU PWRAMP           | PI PWRAMP      | -                | -               |                         | PFPWR                    | AMP(3:0)                   |                                       | PWRAMP Pin Function                            |
| 027   | PWRAMP            | RW     | R   | 0        | -                   | -              | -                | -               | -                       | -                        | -                          | PWRAMP                                | PWRAMP Control                                 |
| FIFO  |                   |        |     |          |                     |                |                  |                 |                         |                          |                            |                                       |                                                |
| 028   | FIFOSTAT          | R      | R   | 0        | FIFO AUTO<br>COMMIT | -              | FIFO FREE<br>THR | FIFO CNT<br>THR | FIFO OVER               | FIFO UNDER               | FIFO FULL                  | FIFO EMPTY                            | FIFO Control                                   |
|       |                   | W      | R   |          |                     |                |                  |                 | FIFOC                   | MD(5:0)                  |                            |                                       |                                                |
| 029   | FIFODATA          | RW     |     |          |                     |                |                  | FIFODA          | ATA(7:0)                |                          |                            |                                       | FIFO Data                                      |
| 02A   | FIFOCOUNT1        | R      | R   | 0        | =                   | =              | -                | -               | -                       | -                        | =                          | FIFO<br>COUNT(8)                      | Number of Words<br>currently in FIFO           |
| 02B   | FIFOCOUNT0        | R      | R   | 00000000 |                     |                |                  | FIFOCO          | UNT(7:0)                |                          |                            |                                       | Number of Words<br>currently in FIFO           |
| 02C   | FIFOFREE1         | R      | R   | 1        | -                   | -              | -                | -               | -                       | -                        | -                          | FIFO<br>FREE(8)                       | Number of Words that<br>can be written to FIFO |
| 02D   | FIFOFREE0         | R      | R   | 00000000 |                     |                |                  | FIFOFR          | EE(7:0)                 |                          |                            |                                       | Number of Words that<br>can be written to FIFO |
| 02E   | FIFOTHRESH1       | RW     | R   | ——0      | -                   | -              | -                | _               | -                       | -                        | -                          | FIFO<br>THRESH(8)                     | FIFO Threshold                                 |
| 02F   | FIFOTHRESH0       | RW     | R   | 00000000 |                     |                |                  | FIFOTHR         | ESH(7:0)                |                          |                            |                                       | FIFO Threshold                                 |
| SYNTH | IESIZER           |        |     |          |                     |                |                  |                 |                         |                          |                            |                                       |                                                |
| 030   | PLLLOOP           | RW     | R   | 01001    | FREQB               | =              | =                | =               | DIRECT                  | FILT EN                  | FLT                        | (1:0)                                 | PLL Loop Filter Settings                       |
| 031   | PLLCPI            | RW     | R   | 00001000 |                     |                |                  | PLL             | CPI                     |                          |                            |                                       | PLL Charge Pump<br>Current (Boosted)           |
| 032   | PLLRANGINGA1      | RW     | R   | 0000001  | STICKY<br>LOCK      | PLL LOCK       | RNGERR           | RNG START       | -                       | -                        | -                          | VCORA(8)                              | PLL Autoranging                                |
| 033   | PLLRANGINGA0      | RW     | R   | 00000000 |                     |                |                  | VCOR            | A(7:0)                  |                          |                            |                                       | PLL Autoranging                                |
| 034   | FREQA3            | RW     | R   | 00111001 |                     |                |                  | FREQA           | A(31:24)                | Synthesizer<br>Frequency |                            |                                       |                                                |
| 035   | FREQA2            | RW     | R   | 00110100 |                     |                |                  | FREQA           | A(23:16)                |                          |                            |                                       | Synthesizer<br>Frequency                       |
| 036   | FREQA1            | RW     | R   | 11001100 |                     |                |                  | FREQA           | A(15:8)                 | Synthesizer<br>Frequency |                            |                                       |                                                |
| 037   | FREQA0            | RW     | R   | 11001101 |                     |                |                  | FREQ            | FREQA(7:0)              |                          |                            |                                       | Synthesizer<br>Frequency                       |
| 038   | PLLLOOPBOOST      | RW     | R   | 01011    | FREQB               | -              | _                | =               | DIRECT FILT EN FLT(1:0) |                          |                            | PLL Loop Filter<br>Settings (Boosted) |                                                |
| 039   | PLLCPIBOOST       | RW     | R   | 11001000 |                     |                |                  | PLL             | .CPI                    |                          | PLL Charge Pump<br>Current |                                       |                                                |

|       |                   |          |     |          |                |                                     |        | В         | it         |            |            |          |                              |  |  |  |
|-------|-------------------|----------|-----|----------|----------------|-------------------------------------|--------|-----------|------------|------------|------------|----------|------------------------------|--|--|--|
| Add   | Name              | Dir      | Ret | Reset    | 7              | 6                                   | 5      | 4         | 3          | 2          | 1          | 0        | Description                  |  |  |  |
|       | IESIZER           | <u> </u> |     | <u> </u> |                |                                     |        |           | <u> </u>   |            | 1          | <u> </u> | · ·                          |  |  |  |
| 03A   | PLLRANGINGB1      | RW       | R   | 0000001  | STICKY<br>LOCK | PLL LOCK                            | RNGERR | RNG START | -          | -          | -          | VCORB(8) | PLL Autoranging              |  |  |  |
| 03B   | PLLRANGINGB0      | RW       | R   | 00000000 |                |                                     |        | VCOR      | B(7:0)     |            |            | -        | PLL Autoranging              |  |  |  |
| 03C   | FREQB3            | RW       | R   | 00111001 |                |                                     |        | FREQB     | 8(31:24)   |            |            |          | Synthesizer<br>Frequency     |  |  |  |
| 03D   | FREQB2            | RW       | R   | 00110100 |                |                                     |        | FREQB     | 8(23:16)   |            |            |          | Synthesizer<br>Frequency     |  |  |  |
| 03E   | FREQB1            | RW       | R   | 11001100 |                | FREQB(15:8) S                       |        |           |            |            |            |          |                              |  |  |  |
| 03F   | FREQB0            | RW       | R   | 11001101 |                | FREQB(7:0)                          |        |           |            |            |            |          |                              |  |  |  |
| 040   | PLLVCODIV         | RW       | R   | 0000     | =              | =                                   | =      |           | RFDIV      |            | REFDI      | V(1:0)   | PLL Divider Settings         |  |  |  |
| SIGNA | L STRENGTH        |          |     |          |                | RSSI(7:0) F                         |        |           |            |            |            |          |                              |  |  |  |
| 041   | RSSI              | R        | R   |          |                | Received Signal Streng<br>Indicator |        |           |            |            |            |          |                              |  |  |  |
| 042   | BGNDRSSI          | RW       | R   | 00000000 |                | _                                   |        | BGNDR     | SSI(7:0)   |            |            |          | Background RSSI              |  |  |  |
| 043   | DIVERSITY         | RW       | R   | 00       | -              | ANT SEL DIV ENA Ar                  |        |           |            |            |            |          |                              |  |  |  |
| 043   | AGCCOUNTER        | RW       | R   |          |                | AGCCOUNTER (7:0)                    |        |           |            |            |            |          |                              |  |  |  |
| RECEI | VER TRACKING      |          |     |          |                |                                     |        |           |            |            |            |          |                              |  |  |  |
| 045   | TRKDATARATE 2     | R        | R   |          |                | TRKDATARATE(23:16)                  |        |           |            |            |            |          |                              |  |  |  |
| 046   | TRKDATARATE 1     | R        | R   |          |                |                                     |        | TRKDATAF  | RATE(15:8) |            |            |          | Datarate Tracking            |  |  |  |
| 047   | TRKDATARATE 0     | R        | R   |          |                | TRKDATARATE(7:0)                    |        |           |            |            |            |          |                              |  |  |  |
| 048   | TRKAMPL1          | R        | R   |          |                | TRKAMPL (15:8)                      |        |           |            |            |            |          |                              |  |  |  |
| 049   | TRKAMPL0          | R        | R   |          | TRKAMPL (7:0)  |                                     |        |           |            |            |            |          | Amplitude Tracking           |  |  |  |
| 04A   | TRKPHASE1         | R        | R   |          | -              | -                                   | -      | -         |            | TRKPHA     | ASE(11:8)  |          | Phase Tracking               |  |  |  |
| 04B   | TRKPHASE0         | R        | R   |          |                | _                                   |        | TRKPHA    | ASE (7:0)  |            |            |          | Phase Tracking               |  |  |  |
| 04D   | TRKRFFREQ2        | RW       | R   |          | -              | -                                   | -      | -         |            | TRRFKFF    | tEQ(19:16) |          | RF Frequency Trackin         |  |  |  |
| 04E   | TRKRFFREQ1        | RW       | R   |          |                |                                     |        | TRRFKFF   | REQ(15:8)  |            |            |          | RF Frequency Trackin         |  |  |  |
| 04F   | TRKRFFREQ0        | RW       | R   |          |                |                                     |        | TRRFKF    | REQ(7:0)   |            |            |          | RF Frequency Trackin         |  |  |  |
| 050   | TRKFREQ1          | RW       | R   |          |                |                                     |        | TRKFRE    | EQ(15:8)   |            |            |          | Frequency Tracking           |  |  |  |
| 051   | TRKFREQ0          | RW       | R   |          |                |                                     |        | TRKFR     | EQ(7:0)    |            |            |          | Frequency Tracking           |  |  |  |
| 052   | TRKFSKDEMOD1      | R        | R   |          | -              | -                                   |        |           | TRKFSKDE   | EMOD(13:8) |            |          | FSK Demodulator<br>Tracking  |  |  |  |
| 053   | TRKFSKDEMOD0      | R        | R   |          |                |                                     |        | TRKFSKDI  | EMOD(7:0)  |            |            |          | FSK Demodulator<br>Tracking  |  |  |  |
| 054   | TRKAFSKDE<br>MOD1 | R        | R   |          |                |                                     |        | TRKAFSKDI | EMOD(15:8) |            |            |          | AFSK Demodulator<br>Tracking |  |  |  |
| 055   | TRKAFSKDE<br>MOD0 | R        | R   |          |                |                                     |        | TRKAFSKD  | PEMOD(7:0) |            |            |          | AFSK Demodulator<br>Tracking |  |  |  |
| TIMER | 1                 | 1        | 1   | ı        |                |                                     |        |           |            |            |            |          | 1MHz Timer                   |  |  |  |
| 059   | TIMER2            | R        | -   |          |                | , ,                                 |        |           |            |            |            |          |                              |  |  |  |
| 05A   | TIMER1            | R        | -   |          |                |                                     |        | TIMEF     |            |            |            |          | 1MHz Timer                   |  |  |  |
| 05B   | TIMER0            | R        | -   | <u> </u> |                |                                     |        | TIME      | R(7:0)     |            |            |          | 1MHz Timer                   |  |  |  |
|       | UP TIMER          | 1        | 1   | ı        |                |                                     |        |           |            |            |            |          | 1                            |  |  |  |
| 068   | WAKEUPTIMER 1     | R        | R   |          |                |                                     |        | WAKEUPT   |            |            |            |          | Wakeup Timer                 |  |  |  |
| 069   | WAKEUPTIMER 0     | R        | R   |          |                |                                     |        | WAKEUPT   |            |            |            |          | Wakeup Timer                 |  |  |  |
| 06A   | WAKEUP1           | RW       | R   | 00000000 |                |                                     |        | WAKEU     |            |            |            |          | Wakeup Time                  |  |  |  |
| 06B   | WAKEUP0           | RW       | R   | 00000000 |                |                                     |        | WAKE      |            |            |            |          | Wakeup Time Wakeup Frequency |  |  |  |
| 06C   | WAKEUPFREQ 1      | RW       | R   | 00000000 |                | WAKEUPFREQ(15:8)                    |        |           |            |            |            |          |                              |  |  |  |
| 06D   | WAKEUPFREQ 0      | RW       | R   | 00000000 |                |                                     |        | WAKEUPF   | FREQ(7:0)  |            |            |          | Wakeup Frequency             |  |  |  |

|      |                     |     |          |          |                   |                    |              | В       | it         |               |             | <u></u>                |                                                     |  |  |
|------|---------------------|-----|----------|----------|-------------------|--------------------|--------------|---------|------------|---------------|-------------|------------------------|-----------------------------------------------------|--|--|
| Add  | Name                | Dir | Ret      | Reset    | 7                 | 6                  | 5            | 4       | 3          | 2             | 1           | 0                      | Description                                         |  |  |
| WAKE | UP TIMER            | •   |          |          | •                 |                    | •            |         |            |               | •           |                        | •                                                   |  |  |
| 06E  | WAKEUPXO<br>EARLY   | RW  | R        | 00000000 |                   |                    |              | WAKEUP: | XOEARLY    |               |             |                        | Wakeup Crystal<br>Oscillator Early                  |  |  |
| DSPm | ode2                |     |          |          |                   |                    |              |         |            |               |             |                        |                                                     |  |  |
| 06F  | DSPMODESHREG        | RW  |          |          |                   |                    |              | DSPMOD  | ESHREG     |               |             |                        | DSPmode SPI Shift<br>Register Access                |  |  |
|      | ICAL LAYER P        |     | ETERS    |          | •                 |                    |              |         |            |               |             |                        |                                                     |  |  |
| 100  | VER PARAMETE        | RS  | R        | 00010001 |                   |                    |              | IFFRE   | O(15:0)    |               |             |                        | 2 <sup>nd</sup> LO / IF Frequence                   |  |  |
| 100  | IFFREQ0             | RW  | R        | 0010001  |                   |                    |              |         |            |               |             |                        | 2 <sup>nd</sup> LO / IF Frequence                   |  |  |
|      | DECIMATION1         | RW  | R        | 00       |                   |                    |              |         |            |               |             |                        |                                                     |  |  |
| 102  |                     |     | R        |          | _                 | DECIMATION(9:8) D  |              |         |            |               |             |                        |                                                     |  |  |
| 103  | DECIMATION0         | RW  | <u> </u> | 00001101 |                   |                    |              |         |            |               |             |                        |                                                     |  |  |
| 104  | RXDATARATE2         | RW  | R        | 00000000 |                   | RXDATARATE(23:16)  |              |         |            |               |             |                        |                                                     |  |  |
| 105  | RXDATARATE1         | RW  | R        | 00111101 |                   | RXDATARATE(15:8)   |              |         |            |               |             |                        |                                                     |  |  |
| 106  | RXDATARATE0         | RW  | R        | 10001010 |                   | RXDATARATE(7:0)    |              |         |            |               |             |                        |                                                     |  |  |
| 107  | MAXDROFFSET2        | RW  | R        | 00000000 |                   | MAXDROFFSET(23:16) |              |         |            |               |             |                        |                                                     |  |  |
| 108  | MAXDROFFSET1        | RW  | R        | 00000000 |                   | MAXDROFFSET(15:8)  |              |         |            |               |             |                        |                                                     |  |  |
| 109  | MAXDROFFSET0        | RW  | R        | 10011110 |                   | MAXDROFFSET(7:0)   |              |         |            |               |             |                        |                                                     |  |  |
| 10A  | MAXRFOFFSET2        | RW  | R        | 00000    | FREQ<br>OESS      | =                  | =            | =       |            | MAXRFOFI      | FSET(19:16) |                        | Maximum Receiver F<br>Offset                        |  |  |
| 10B  | MAXRFOFFSET1        | RW  | R        | 00010110 |                   | <u>I</u>           |              | MAXRFOF | FSET(15:8) |               |             |                        | Maximum Receiver Offset                             |  |  |
| 10C  | MAXRFOFFSET0        | RW  | R        | 10000111 |                   |                    |              | MAXRFOF | FFSET(7:0) |               |             |                        | Maximum Receiver I<br>Offset                        |  |  |
| 10D  | FSKDMAX1            | RW  | R        | 00000000 |                   |                    |              | FSKDEV  | MAX(15:8)  |               |             |                        | Four FSK Rx<br>Deviation                            |  |  |
| 10E  | FSKDMAX0            | RW  | R        | 10000000 |                   |                    |              | FSKDEV  | MAX(7:0)   |               |             |                        | Four FSK Rx<br>Deviation                            |  |  |
| 10F  | FSKDMIN1            | RW  | R        | 11111111 |                   |                    |              | FSKDEV  | MIN(15:8)  |               |             |                        | Four FSK Rx<br>Deviation                            |  |  |
| 110  | FSKDMIN0            | RW  | R        | 10000000 |                   |                    |              | FSKDEV  | /MIN(7:0)  |               |             |                        | Four FSK Rx<br>Deviation                            |  |  |
| 111  | AFSKSPACE1          | RW  | R        | 0000     | -                 | -                  | -            | _       |            | AFSKSP        | ACE(11:8)   |                        | AFSK Space (0)<br>Frequency                         |  |  |
| 112  | AFSKSPACE0          | RW  | R        | 01000000 |                   |                    | ı            | AFSKSP  | ACE(7:0)   |               |             |                        | AFSK Space (0)<br>Frequency                         |  |  |
| 113  | AFSKMARK1           | RW  | R        | 0000     | -                 | -                  | -            | _       |            | AFSKMA        | ARK(11:8)   |                        | AFSK Mark (1)<br>Frequency                          |  |  |
| 114  | AFSKMARK0           | RW  | R        | 01110101 |                   |                    |              | AFSKMA  | ARK(7:0)   |               |             |                        | AFSK Mark (1)<br>Frequency                          |  |  |
| 115  | AFSKCTRL            | RW  | R        | 00100    | _                 | _                  | _            |         |            | AFSKSHIFT0(4: | 0)          |                        | AFSK Control                                        |  |  |
| 116  | AMPLFILTER          | RW  | R        | 00100    |                   |                    | <del>-</del> |         | I          |               | -           |                        | Amplitude Filter                                    |  |  |
|      |                     |     | <u> </u> |          | _                 | AMPLFILTER(3:0)    |              |         |            |               |             |                        |                                                     |  |  |
| 117  | RFZIGZAGAMPL        | RW  | R        | 0000000  |                   | ZIGZAGAN           | IPLEXP(3:0)  |         |            | ZIGZAGAMI     | PLMANT(3:0) |                        | RF Zigzag Scanner<br>Amplitude Exponent<br>Mantissa |  |  |
| 118  | RFZIGZAGFREQ        | RW  | R        | 0000000  |                   |                    |              | ZIGZAGF | REQ(7:0)   |               |             |                        | RF Zigzag Scanner<br>Amplitude Exponent<br>Mantissa |  |  |
| 119  | RFFREQUENCY<br>LEAK | RW  | R        | 00000    | -                 | _                  | -            |         | RFF        | REQUENCYLEA   | K[4:0]      |                        | RF Frequency Reco                                   |  |  |
| 11A  | FREQUENCY<br>LEAK   | RW  | R        | 00000    | PH<br>HALF<br>ACC | -                  | -            | -       |            |               |             | FREQUENCY<br>LEAK[3:0] | Baseband Frequency<br>Recovery Loop<br>Leakiness    |  |  |
| 11B  | RXPARAMSETS         | RW  | R        | 00000000 | RXPS              | 3(1:0)             | RXPS         | 2(1:0)  | RXP        | S1(1:0)       | RXPS        | SO(1:0)                | Receiver Parameter<br>Indirection                   |  |  |

|      |                   |         |     |          |                   |                 | _                | Bi                 | it              | _               |                                 | _                             |                                           |
|------|-------------------|---------|-----|----------|-------------------|-----------------|------------------|--------------------|-----------------|-----------------|---------------------------------|-------------------------------|-------------------------------------------|
| Add  | Name              | Dir     | Ret | Reset    | 7                 | 6               | 5                | 4                  | 3               | 2               | 1                               | 0                             | Description                               |
| RECE | VER PARAMETE      | RS      |     |          |                   |                 |                  |                    |                 |                 | 1                               |                               |                                           |
| 11C  | RXPARAMCUR<br>SET | R       | R   |          | _                 | _               | -                | RXSI(2)            | RXS             | N(1:0)          | RXS                             | I(1:0)                        | Receiver Parameter<br>Current Set         |
| 11D  | RSSIIRQTHRESH     | RW      | R   | 0000000  |                   |                 | I                | RSSIIRQTH          | IRESH(7:0)      |                 |                                 |                               | RSSI Interrupt Threshol                   |
| 11E  | RSSIIRQDIR        | RW      | R   | ——0      | -                 | -               | -                | -                  | -               | -               | -                               | RSSIIRQDIR                    | RSSI Interrupt Threshold<br>Direction     |
| RECE | VER PARAMETE      | R SET 0 |     |          |                   |                 |                  |                    |                 |                 |                                 |                               |                                           |
| 120  | AGCTARGET0        | RW      | R   | 01110110 |                   |                 |                  | AGCTARG            | GET0(7:0)       |                 |                                 |                               | AGC Target                                |
| 121  | AGCINCREASE0      | RW      | R   | 10110100 |                   | A               | AGCDECAY0(4:0    | 0)                 |                 | ,               | AGCMINDA0(2:                    | AGC Gain Increase<br>Settings |                                           |
| 122  | AGCREDUCE0        | RW      | R   | 00100000 |                   | А               | GCATTACK0(4:     | 0)                 |                 | A               | AGC Gain Reduce<br>Settings     |                               |                                           |
| 123  | AGCAHYST0         | RW      | R   | 000      | -                 | -               | -                | -                  | -               | Å               | AGC Digital Threshold<br>Range  |                               |                                           |
| 124  | TIMEGAIN0         | RW      | R   | 11111000 |                   | TIMEG           | AINOM            |                    |                 | TIME            | SAIN0E                          | Timing Gain                   |                                           |
| 125  | DRGAIN0           | RW      | R   | 11110010 |                   | DRGA            | AINOM            |                    |                 | DRG             | AIN0E                           | Data Rate Gain                |                                           |
| 126  | PHASEGAIN0        | RW      | R   | 11—0011  | FILTERI           | DX0(1:0)        | -                | -                  |                 | PHASEG          | iAIN0(3:0)                      | Filter Index, Phase Gain      |                                           |
| 127  | FREQGAINA0        | RW      | R   | 00001111 | FREQ LIM0         | FREQ<br>MODULO0 | FREQ<br>HALFMOD0 | FREQ AMPL<br>GATE0 |                 | FREQGA          | JINA0(3:0)                      | Frequency Gain A              |                                           |
| 128  | FREQGAINB0        | RW      | R   | 00–11111 | FREQ<br>FREEZE0   | FREQ AVG0       | -                |                    | F               | REQGAINB0(4:    | Frequency Gain B                |                               |                                           |
| 129  | FREQGAINC0        | RW      | R   | 01010    | =                 | =               | =                |                    | F               | REQGAINC0(4     | Frequency Gain C                |                               |                                           |
| 12A  | FREQGAIND0        | RW      | R   | 0—01010  | RFFREQ<br>FREEZE0 | -               | -                |                    | FREQGAIND0(4:0) |                 |                                 |                               | Frequency Gain D                          |
| 12B  | AMPLGAIN0         | RW      | R   | 01—0110  | AMPL AVG          | AMPL AGC        | -                | -                  | AMPLGAIN0(3:0)  |                 |                                 |                               | Amplitude Gain                            |
| 12C  | FREQDEV10         | RW      | R   | 0000     | -                 | -               | =                | -                  |                 | FREQDE          | Receiver Frequency<br>Deviation |                               |                                           |
| 12D  | FREQDEV00         | RW      | R   | 00100000 |                   |                 |                  | FREQDE             | EV0(7:0)        |                 |                                 |                               | Receiver Frequency<br>Deviation           |
| 12E  | FOURFSK0          | RW      | R   | 10110    | -                 | -               | _                | DEV<br>UPDATE0     |                 | DEVDEO          | CAY0(3:0)                       |                               | Four FSK Control                          |
| 12F  | BBOFFSRES0        | RW      | R   | 10001000 |                   | RESINT          | B0(3:0)          | •                  |                 | RESIN           | TA0(3:0)                        |                               | Baseband Offset<br>Compensation Resistors |
| RECE | VER PARAMETE      | R SET 1 |     |          | •                 |                 |                  |                    |                 |                 |                                 |                               | •                                         |
| 130  | AGCTARGET1        | RW      | R   | 01110110 |                   |                 |                  | AGCTARG            | GET1(7:0)       |                 |                                 |                               | AGC Target                                |
| 131  | AGCINCREASE1      | RW      | R   | 10110100 |                   | A               | GCDECAY1 (4:0    | 0)                 |                 | ,               | AGCMINDA1 (2:                   | 0)                            | AGC Gain Increase<br>Settings             |
| 132  | AGCREDUCE1        | RW      | R   | 00100000 |                   | А               | GCATTACK1(4:     | 0)                 |                 | A               | AGCMAXDA1(2:                    | 0)                            | AGC Gain Reduce<br>Settings               |
| 133  | AGCAHYST1         | RW      | R   | 000      | -                 | -               | -                | -                  | -               | Å               | AGCAHYST1(2:                    | 0)                            | AGC Digital Threshold<br>Range            |
| 134  | TIMEGAIN1         | RW      | R   | 11110110 |                   | TIMEG           | AIN1M            |                    |                 | TIME            | SAIN1E                          |                               | Timing Gain                               |
| 135  | DRGAIN1           | RW      | R   | 11110001 |                   | DRGA            | AIN1M            |                    |                 | DRG             | AIN1E                           |                               | Data Rate Gain                            |
| 136  | PHASEGAIN1        | RW      | R   | 11—0011  | FILTERI           | DX1(1:0)        | -                | -                  |                 | PHASEG          | iAIN1(3:0)                      |                               | Filter Index, Phase Gain                  |
| 137  | FREQGAINA1        | RW      | R   | 00001111 | FREQ LIM1         | FREQ<br>MODULO1 | FREQ<br>HALFMOD1 | FREQ AMPL<br>GATE1 | FREQGAINA1(3:0) |                 |                                 |                               | Frequency Gain A                          |
| 138  | FREQGAINB1        | RW      | R   | 00-11111 | FREQ<br>FREEZE1   | FREQ AVG1       | -                |                    | FREQGAINB1(4:0) |                 |                                 |                               | Frequency Gain B                          |
| 139  | FREQGAINC1        | RW      | R   | 01011    | -                 | -               | -                |                    | FREQGAINC1(4:0) |                 |                                 | Frequency Gain C              |                                           |
| 13A  | FREQGAIND1        | RW      | R   | 0-01011  | RFFREQ<br>FREEZE1 | -               | -                |                    | F               | FREQGAIND1(4:0) |                                 |                               | Frequency Gain D                          |
| 13B  | AMPLGAIN1         | RW      | R   | 01—0110  | AMPL AVG1         | AMPL1 AGC1      | -                | -                  |                 | AMPLGAIN1(3:0)  |                                 |                               | Amplitude Gain                            |
| 13C  | FREQDEV11         | RW      | R   | 0000     | -                 | -               | -                | -                  |                 | FREQDE          | EV1(11:8)                       |                               | Receiver Frequency<br>Deviation           |
|      |                   |         |     |          |                   |                 |                  |                    |                 |                 |                                 |                               |                                           |

|       |               |         |     |          |                   |                 |                  | В                  | it         |                                 |                                            |                                            |                                           |
|-------|---------------|---------|-----|----------|-------------------|-----------------|------------------|--------------------|------------|---------------------------------|--------------------------------------------|--------------------------------------------|-------------------------------------------|
| Add   | Name          | Dir     | Ret | Reset    | 7                 | 6               | 5                | 4                  | 3          | 2                               | 1                                          | 0                                          | Description                               |
| RECEI | VER PARAMETE  | R SET 1 |     |          |                   |                 |                  |                    |            |                                 |                                            |                                            | •                                         |
| 13E   | FOURFSK1      | RW      | R   | 11000    | =                 | =               | =                | DEV<br>UPDATE1     |            | DEVDEC                          | :AY1(3:0)                                  |                                            | Four FSK Control                          |
| 13F   | BBOFFSRES1    | RW      | R   | 10001000 |                   | RESINT          | B1(3:0)          |                    |            | RESINT                          |                                            | Baseband Offset<br>Compensation Resistors  |                                           |
| RECEI | VER PARAMETE  | R SET 2 |     |          |                   |                 |                  |                    |            |                                 |                                            |                                            |                                           |
| 140   | AGCTARGET2    | RW      | R   | 01110110 |                   |                 |                  | AGCTAR             | GET2(7:0)  | AGC Target                      |                                            |                                            |                                           |
| 141   | AGCINCREASE2  | RW      | R   | 10110100 |                   | A               | GCDECAY2(4:0     | 0)                 |            | А                               | GCMINDA2(2:0                               | ))                                         | AGC Gain Increase<br>Settings             |
| 142   | AGCREDUCE2    | RW      | R   | 00100000 |                   | A               | GCATTACK2(4:     | 0)                 |            | А                               | AGC Gain Reduce<br>Settings                |                                            |                                           |
| 143   | AGCAHYST2     | RW      | R   | 000      | -                 | -               | ı                | -                  | -          | AGC Digital<br>Threshold Range  |                                            |                                            |                                           |
| 144   | TIMEGAIN2     | RW      | R   | 11110101 |                   | TIMEG           | AIN2M            |                    |            | Timing Gain                     |                                            |                                            |                                           |
| 145   | DRGAIN2       | RW      | R   | 11110000 |                   | DRGA            | AIN2M            |                    |            | Data Rate Gain                  |                                            |                                            |                                           |
| 146   | PHASEGAIN2    | RW      | R   | 11—0011  | FILTERI           | DX2(1:0)        | -                | -                  |            | Filter Index, Phase Gain        |                                            |                                            |                                           |
| 147   | FREQGAINA2    | RW      | R   | 00001111 | FREQ LIM2         | FREQ<br>MODULO2 | FREQ<br>HALFMOD2 | FREQ AMPL<br>GATE2 |            | FREQGA                          | INA2(3:0)                                  |                                            | Frequency Gain A                          |
| 148   | FREQGAINB2    | RW      | R   | 00-11111 | FREQ<br>FREEZE2   | FREQ AVG2       | ı                |                    | ı          | FREQGAINB2(4:                   | 0)                                         |                                            | Frequency Gain B                          |
| 149   | FREQGAINC2    | RW      | R   | 01101    | -                 | -               | -                |                    | ı          | Frequency Gain C                |                                            |                                            |                                           |
| 14A   | FREQGAIND2    | RW      | R   | 0—01101  | RFFREQ<br>FREEZE2 | =               | -                |                    | F          | FREQGAIND2(4:                   | 0)                                         |                                            | Frequency Gain D                          |
| 14B   | AMPLGAIN2     | RW      | R   | 01—0110  | AMPL AVG2         | AMPL AGC2       | -                | -                  |            | AMPLGA                          | AIN2(3:0)                                  |                                            | Amplitude Gain                            |
| 14C   | FREQDEV12     | RW      | R   | 0000     | -                 | -               | -                | -                  |            | FREQDE                          | V2(11:8)                                   |                                            | Receiver Frequency<br>Deviation           |
| 14D   | FREQDEV02     | RW      | R   | 00100000 |                   |                 |                  | FREQDI             | EV2(7:0)   | Receiver Frequency<br>Deviation |                                            |                                            |                                           |
| 14E   | FOURFSK2      | RW      | R   | —11010   | -                 | -               | -                | DEV<br>UPDATE2     |            | DEVDEC                          | :AY2(3:0)                                  |                                            | Four FSK Control                          |
| 14F   | BBOFFSRES2    | RW      | R   | 10001000 |                   | RESINT          | B2(3:0)          |                    |            | RESINT                          | A2(3:0)                                    |                                            | Baseband Offset<br>Compensation Resistors |
| RECEI | VER PARAMETE  | R SET 3 |     |          |                   |                 |                  |                    |            |                                 |                                            |                                            |                                           |
| 160   | MODCFGF       | RW      | R   | 000      | -                 | -               | -                | -                  | -          | FI                              | REQ SHAPE(2:                               | 0)                                         | Modulator<br>Configuration F              |
| 161   | FSKDEV2       | RW      | R   | 00000000 |                   |                 |                  | FSKDE              | V(23:16)   |                                 |                                            |                                            | FSK Frequency<br>Deviation                |
| 162   | FSKDEV1       | RW      | R   | 00001010 |                   |                 |                  | FSKDE              | V(15:8)    |                                 |                                            |                                            | FSK Frequency<br>Deviation                |
| 163   | FSKDEV0       | RW      | R   | 00111101 |                   |                 |                  | FSKDE              | EV(7:0)    |                                 |                                            |                                            | FSK Frequency<br>Deviation                |
| 164   | MODCFGA       | RW      | R   | 0000–101 | BROWN<br>GATE     | PTTLCK<br>GATE  | SLOW             | RAMP               | -          | AMPL SHAPE                      | TX SE                                      | TX DIFF                                    | Modulator<br>Configuration A              |
| 165   | TXRATE2       | RW      | R   | 00000000 |                   |                 |                  | TXRATE             | E(23:16)   |                                 |                                            |                                            | Transmitter Bitrate                       |
| 166   | TXRATE1       | RW      | R   | 00101000 |                   |                 |                  | TXRAT              | E(15:8)    |                                 |                                            |                                            | Transmitter Bitrate                       |
| 167   | TXRATE0       | RW      | R   | 11110110 |                   |                 |                  | TXRAT              | ΓΕ(7:0)    |                                 |                                            |                                            | Transmitter Bitrate                       |
| 168   | TXPWRCOEFF A1 | RW      | R   | 00000000 |                   |                 |                  | TXPWRCO            | EFFA(15:8) |                                 |                                            | Transmitter Predistortion<br>Coefficient A |                                           |
| 169   | TXPWRCOEFF A0 | RW      | R   | 00000000 |                   |                 |                  | TXPWRCC            | DEFFA(7:0) |                                 |                                            | Transmitter Predistortion<br>Coefficient A |                                           |
| 16A   | TXPWRCOEFF B1 | RW      | R   | 00001111 |                   |                 |                  | TXPWRCO            | EFFB(15:8) |                                 | Transmitter Predistortion<br>Coefficient B |                                            |                                           |
| 16B   | TXPWRCOEFF B0 | RW      | R   | 11111111 |                   |                 |                  | TXPWRCC            | DEFFB(7:0) |                                 | Transmitter Predistortion<br>Coefficient B |                                            |                                           |
| 16C   | TXPWRCOEFF C1 | RW      | R   | 00000000 |                   |                 |                  | TXPWRCO            | EFFC(15:8) |                                 | Transmitter Predistortion<br>Coefficient C |                                            |                                           |
|       |               |         | R   | 00000000 | ī                 |                 |                  | TXPWRCC            |            |                                 | Transmitter Predistortion                  |                                            |                                           |

|        |                          |         |          |          |           |                   |                 | Е                                          | Bit              |                              |                       |            |                                               |
|--------|--------------------------|---------|----------|----------|-----------|-------------------|-----------------|--------------------------------------------|------------------|------------------------------|-----------------------|------------|-----------------------------------------------|
| Add    | Name                     | Dir     | Ret      | Reset    | 7         | 6                 | 5               | 4                                          | 3                | 2                            | 1                     | 0          | Description                                   |
| RECEI  | VER PARAMETEI            | R SET 3 |          |          |           |                   | I               |                                            |                  | 1                            |                       |            | · · ·                                         |
| 16E    | TXPWRCOEFFD1             | RW      | R        | 00000000 |           |                   |                 | TXPWRCC                                    | DEFFD(15:8)      |                              |                       |            | Transmitter Predistortion<br>Coefficient D    |
| 16F    | TXPWRCOEFFD0             | RW      | R        | 00000000 |           |                   |                 | TXPWRC                                     | DEFFD(7:0)       |                              |                       |            | Transmitter Predistortion<br>Coefficient D    |
| 170    | TXPWRCOEFFE1             | RW      | R        | 00000000 |           |                   |                 | TXPWRCC                                    | DEFFE(15:8)      |                              |                       |            | Transmitter Predistortion<br>Coefficient E    |
| 171    | TXPWRCOEFFE0             | RW      | R        | 00000000 |           |                   |                 | Transmitter Predistortion<br>Coefficient E |                  |                              |                       |            |                                               |
| 172    | TXCLKDIV                 | RW      | R        | 00000    | =         | =                 | =               | TXHALF<br>SPEED                            | TXINT            | Transmitter Clock<br>Divider |                       |            |                                               |
| 173    | TXCLKDIV                 | RW      | R        | 00000    | -         | _                 | -               | _                                          | -                | -                            | MSF                   | HAPE       | Transmitter Amplitude<br>Shaping              |
| 175    | TXCONTROL                |         |          |          |           | ı                 | 1               | unu                                        | used             | T                            | 1                     |            |                                               |
| 176    | TXMISC                   | RW      | R        | 00000000 | -         | TXREGSNK          | TXSTG2          | TXSTG3                                     | DACDISABLE       | DACTESTEN                    | DACTE                 | RIM (2:0)  |                                               |
| PLL PA | ARAMETERS                |         |          |          |           |                   |                 |                                            |                  |                              |                       |            |                                               |
| 180    | PLLVCOI                  | RW      | R        | 011      | =         | =                 | =               | =                                          | =                |                              | VCOI(2:0)             |            | VCO Current                                   |
| 182    | PLLLOCKDET               | RW      | R        | 011      | LOCKDET   | DLYR(1:0)         | -               | -                                          | -                | LOCK DET<br>DLYM             | LOCKDE                | TDLY(1:0)  | PLL Lock Detect<br>Delay                      |
| 183    | PLLRNGCFG                | RW      | R        | 000011   | -         | -                 | Pl              | LRNGMODE(2                                 | 2:0)             | F                            | PLLRNGCLK(2:          | 0)         | PLL Ranging<br>Configuration                  |
| 184    | PLLDITHER                | RW      | R        | 00-10111 | DTX       | DRX               | -               |                                            | N                | IAGNITUDE(4:0                | PLL Dither            |            |                                               |
| BASE   | BAND                     |         |          |          |           |                   |                 |                                            |                  |                              |                       |            |                                               |
| 188    | BBTUNE                   | RW      | R        | 01001    | -         | -                 | -               | BB TUNE<br>RUN                             |                  | BBTUN                        | Baseband Tuning       |            |                                               |
| 189    | BBOFFSCAP                | RW      | R        | -111-111 | -         |                   | CAP INT B(2:0)  |                                            | - CAP INT A(2:0) |                              |                       |            | Baseband Offset<br>Compensation<br>Capacitors |
| 190    | ADCCLK                   | RW      | R        | -0111100 |           |                   |                 | CLKFREQ(4:0)                               | CLKMUX(1:0)      |                              |                       |            | SAR ADC Clock Setting                         |
| 191    | ADCMISC                  | RW      | R        | ——0      | -         | -                 | -               | -                                          | -                | -                            | -                     | SKIP CALIB | SAR ADC Miscellaneou<br>Settings              |
| 192    | ADCSPARE                 | RW      | R        | 00       | =         | =                 | =               | =                                          | =                | I                            | ADCSP                 | ARE(1:0)   | SAR ADC Spare Bits for<br>Analog Settings     |
|        | LAYER PARAM<br>ET FORMAT | IETERS  | <b>;</b> |          |           |                   |                 |                                            |                  |                              |                       |            |                                               |
| 200    | PKTADDRCFG               | RW      | R        | 001–0000 | MSB FIRST | CRC SKIP<br>FIRST | FEC SYNC<br>DIS | _                                          |                  | ADDR F                       | POS(3:0)              |            | Packet Address Config                         |
| 201    | PKTLENPOS                | RW      | R        | 00000000 |           | LEN MSB           | POS(3:0)        | ı                                          |                  | LEN LSB                      | POS(3:0)              |            | Packet Length Byte<br>Position                |
| 202    | PKTLENBITS               | RW      | R        | 0000     | -         | -                 | -               | -                                          |                  | LEN BI                       | TS(3:0)               |            | Packet Length Significal<br>Bits              |
| 203    | PKTLENOFFSET1            | RW      | R        | 00000    | -         | -                 | -               |                                            | LE               | EN OFFSET(12:                | 8)                    |            | Packet Length Offset 1                        |
| 204    | PKTLENOFFSET0            | RW      | R        | 00000000 |           | ē.                | -               | LEN OF                                     | FSET(7:0)        |                              |                       |            | Packet Length Offset 0                        |
| 205    | PKTMAXLEN                | RW      | R        | 0000     | _         | =                 | -               | =                                          |                  | MAX LE                       | EN(11:8)              |            | Packet Maximum<br>Length 1                    |
| 206    | PKTMAXLEN0               | RW      | R        | 00000000 |           |                   |                 | MAX L                                      | EN(7:0)          | Packet Maximum<br>Length 0   |                       |            |                                               |
| 207    | PKTADDR3                 | RW      | R        | 00000000 |           |                   |                 | ADDR                                       | 1(31:24)         | Packet Address 3             |                       |            |                                               |
| 208    | PKTADDR2                 | RW      | R        | 00000000 |           |                   |                 | ADDR                                       | 1(23:16)         |                              | Packet Address 2      |            |                                               |
| 209    | PKTADDR1                 | RW      | R        | 00000000 |           |                   |                 | ADDF                                       | R(15:8)          |                              |                       |            | Packet Address 1                              |
| 20A    | PKTADDR0                 | RW      | R        | 00000000 |           |                   |                 | ADD                                        | R(7:0)           |                              |                       |            | Packet Address 0                              |
| 20B    | PKTADDRMASK3             | RW      | R        | 00000000 |           |                   |                 |                                            | ASK(31:24)       |                              |                       |            | Packet Address Mask 1                         |
| 20C    | PKTADDRMASK2             | RW      | R        | 00000000 |           |                   |                 |                                            | ASK(23:16)       |                              |                       |            | Packet Address Mask 0                         |
| 20D    | PKTADDRMASK1             | RW      | R        | 00000000 |           |                   |                 |                                            |                  |                              | Packet Address Mask 1 |            |                                               |
|        |                          |         |          |          |           |                   |                 |                                            | ASK(15:8)        |                              |                       |            |                                               |
| 20E    | PKTADDRMASK0             | RW      | R        | 00000000 |           |                   |                 | ADDRM                                      | IASK(7:0)        |                              | Packet Address Mask 0 |            |                                               |

|       |                    |     |     |          |                      |                                           |        | В                    | Bit                                     |                                        |                         |                                         |                                           |  |
|-------|--------------------|-----|-----|----------|----------------------|-------------------------------------------|--------|----------------------|-----------------------------------------|----------------------------------------|-------------------------|-----------------------------------------|-------------------------------------------|--|
| Add   | Name               | Dir | Ret | Reset    | 7                    | 6                                         | 5      | 4                    | 3                                       | 2                                      | 1                       | 0                                       | Description                               |  |
| PATTE | RN MATCH           |     |     |          |                      | •                                         | •      | •                    | •                                       |                                        | •                       | •                                       | •                                         |  |
| 210   | MATCH0APAT3        | RW  | R   | 00000000 |                      |                                           |        |                      |                                         |                                        |                         |                                         | Pattern Match Unit 0a,<br>Pattern         |  |
| 211   | MATCH0APAT2        | RW  | R   | 00000000 |                      | MATCH0APAT (23:16)                        |        |                      |                                         |                                        |                         |                                         |                                           |  |
| 212   | MATCH0APAT1        | RW  | R   | 00000000 |                      |                                           |        |                      |                                         |                                        |                         |                                         | Pattern Match Unit 0a,<br>Pattern         |  |
| 213   | MATCH0APAT0        | RW  | R   | 00000000 |                      |                                           |        |                      |                                         |                                        |                         |                                         | Pattern Match Unit 0a,<br>Pattern         |  |
| 214   | MATCH0ALEN         | RW  | R   | 0—00000  | MATCH0<br>RAW        | -                                         | -      |                      |                                         |                                        |                         | MATCH0ALE<br>N(4:0)                     | Pattern Match Unit 0a,<br>Pattern Length  |  |
| 215   | MATCH0AMIN         | RW  | R   | 00000    | -                    | -                                         | -      |                      |                                         |                                        |                         | MATCH0AMI<br>N(4:0)                     | Pattern Match Unit 0a,<br>Minimum Match   |  |
| 216   | MATCH0AMAX         | RW  | R   | —11111   | =                    | -                                         | -      |                      |                                         |                                        |                         | MATCH0AMA<br>X(4:0)                     | Pattern Match Unit 0a,<br>Maximum Match   |  |
| 217   | MATCH0BPAT3        | RW  | R   | 00000000 |                      |                                           |        | MATCH0B              | PAT(31:24)                              |                                        |                         |                                         | Pattern Match Unit 0b,<br>Pattern         |  |
| 218   | MATCH0BPAT2        | RW  | R   | 00000000 |                      |                                           |        | MATCH0B              | PAT(23:16)                              |                                        |                         |                                         | Pattern Match Unit 0b,<br>Pattern         |  |
| 219   | MATCH0BPAT1        | RW  | R   | 00000000 |                      |                                           |        | MATCH0E              | BPAT(15:8)                              |                                        |                         |                                         | Pattern Match Unit 0b,<br>Pattern         |  |
| 21A   | MATCH0BPAT0        | RW  | R   | 00000000 |                      | MATCH0BPAT(7:0)                           |        |                      |                                         |                                        |                         |                                         | Pattern Match Unit 0b,<br>Pattern         |  |
| 21B   | MATCH0BLEN         | RW  | R   | 00000    | I                    | -                                         | -      |                      |                                         |                                        |                         | MATCH0BLE<br>N(4:0)                     | Pattern Match Unit 0b,<br>Pattern Length  |  |
| 21C   | MATCH0BMIN         | RW  | R   | 00000    | II                   | =                                         | =      |                      |                                         |                                        |                         | MATCH0BMI<br>N(4:0)                     | Pattern Match Unit 0b,<br>Minimum Match   |  |
| 21D   | MATCH0BMAX         | RW  | R   | —11111   | I                    | =                                         | =      |                      |                                         |                                        |                         | MATCH0BMA<br>X(4:0)                     | Pattern Match Unit 0b,<br>Maximum Match   |  |
| 220   | MATCH1PAT1         | RW  | R   | 00000000 |                      | MATCH1PAT(15:8)                           |        |                      |                                         |                                        |                         |                                         | Pattern Match Unit 1,<br>Pattern          |  |
| 221   | MATCH1PAT0         | RW  | R   | 00000000 |                      | MATCH1PAT(7:0)                            |        |                      |                                         |                                        |                         |                                         | Pattern Match Unit 1,<br>Pattern          |  |
| 222   | MATCH1LEN          | RW  | R   | 00000    | MATCH1<br>RAW        |                                           |        |                      |                                         |                                        |                         | Pattern Match Unit 1,<br>Pattern Length |                                           |  |
| 223   | MATCH1MIN          | RW  | R   | 0000     | -                    | -                                         | -      | -                    |                                         | MATCH                                  | I1MIN(3:0)              |                                         | Pattern Match Unit 1,<br>Minimum Match    |  |
| 224   | MATCH1MAX          | RW  | R   | 1111     | MATCH1MAX(3:0)       |                                           |        |                      |                                         | Pattern Match Unit 1,<br>Maximum Match |                         |                                         |                                           |  |
| PACKE | T CONTROLLER       | 1   |     |          |                      |                                           |        |                      |                                         |                                        |                         |                                         |                                           |  |
| 230   | TMGTXBOOST         | RW  | R   | 00110010 | TN                   | TMGTXBOOSTE(2:0) TMGTXBOOSTM(4:0)         |        |                      |                                         |                                        | Transmit PLL Boost Time |                                         |                                           |  |
| 231   | TMGTXSETTLE        | RW  | R   | 00001010 | TM                   | MGTXSETTLEE                               | (2:0)  |                      | Transmit PLL (post Boost) Settling Time |                                        |                         |                                         |                                           |  |
| 232   | TMGRXBOOST         | RW  | R   | 00110010 | TN                   | MGRXBOOSTE                                | (2:0)  |                      | TMGRXBOOSTM(4:0)                        |                                        |                         |                                         |                                           |  |
| 233   | TMGRXSETTLE        | RW  | R   | 00010100 | TM                   | IGRXSETTLEE                               | (2:0)  | TMGRXSETTLEM(4:0)    |                                         |                                        |                         |                                         | Receive PLL (post<br>Boost) Settling Time |  |
| 234   | TMGRXOFFSA CQ      | RW  | R   | 01110011 | TMG                  | GRXOFFSACQ                                | E(2:0) |                      | TMGRXOFFSACQM(4:0)                      |                                        |                         |                                         |                                           |  |
| 235   | TMGRXCOARS<br>EAGC | RW  | R   | 00111001 | TMGRXCOARSEAGCE(2:0) |                                           |        | TMGRXCOARSEAGCM(4:0) |                                         |                                        |                         |                                         | Receive Coarse AGC<br>Time                |  |
| 236   | TMGRXAGC           | RW  | R   | 00000000 | 1                    | TMGRXAGCE(2                               | 2:0)   | TMGRXAGCM(4:0)       |                                         |                                        |                         |                                         | Receiver AGC Settling<br>Time             |  |
| 237   | TMGRXRSSI          | RW  | R   | 00000000 | Т                    | MGRXRSSIE(2                               | 2:0)   | TMGRXRSSIM(4:0)      |                                         |                                        |                         |                                         | Receiver RSSI Settling<br>Time            |  |
| 238   | TMGRXPREAM<br>BLE1 | RW  | R   | 00000000 | TMGRXPREAMBLE1E(2:0) |                                           |        | TMGRXPREAMBLE1M(4:0) |                                         |                                        |                         |                                         | Receiver Preamble 1<br>Timeout            |  |
| 239   | TMGRXPREAM<br>BLE2 | RW  | R   | 00000000 | TMGRXPREAMBLE2E(2:0) |                                           |        | TMGRXPREAMBLE2M(4:0) |                                         |                                        |                         |                                         | Receiver Preamble 2<br>Timeout            |  |
| 23A   | TMGRXPREAM<br>BLE3 | RW  | R   | 00000000 | TMG                  | TMGRXPREAMBLE3E(2:0) TMGRXPREAMBLE3M(4:0) |        |                      |                                         |                                        |                         | Receiver Preamble 3<br>Timeout          |                                           |  |

|       |                    |        |          |          |                   |                   |                     | В                | it               |            |                                      |                                                        |                                                  |
|-------|--------------------|--------|----------|----------|-------------------|-------------------|---------------------|------------------|------------------|------------|--------------------------------------|--------------------------------------------------------|--------------------------------------------------|
| Add   | Name               | Dir    | Ret      | Reset    | 7                 | 6                 | 5                   | 4                | 3                | 2          | 1                                    | 0                                                      | Description                                      |
| PACKE | T CONTROLLER       |        |          |          |                   |                   | •                   |                  |                  |            |                                      | •                                                      | •                                                |
| 23B   | RSSIREFERENCE      | RW     | R        | 00000000 | RSSIREFERENCE     |                   |                     |                  |                  |            |                                      |                                                        | RSSI Offset                                      |
| 23C   | RSSIABSTHR         | RW     | R        | 00000000 |                   | RSSIABSTHR        |                     |                  |                  |            |                                      |                                                        | RSSI Absolute Thresho                            |
| 23D   | BGNDRSSIGAIN       | RW     | R        | 0000     | -                 | BGNDRSSIGAIN(3:0) |                     |                  |                  |            |                                      | Background RSSI<br>Averaging Time Constan              |                                                  |
| 23E   | BGNDRSSITHR        | RW     | R        | 000000   | -                 | BGNDRSSITHR(5:0)  |                     |                  |                  |            |                                      | Background RSSI<br>Relative Threshold                  |                                                  |
| 240   | PKTCHUNKSIZE       | RW     | R        | 00000000 |                   | PKTCHUNKSIZE(7:0) |                     |                  |                  |            |                                      |                                                        | Packet Chunk Size                                |
| 241   | PKTMISCFLAGS       | RW     | R        | 000000   | -                 | =                 | ADDL FEC<br>SYNCFLG | WOR MULTI<br>PKT | AGC SETTL<br>DET | BGND RSSI  | RXAGC CLK                            | RXRSSI CLK                                             | Packet Controller<br>Miscellaneous Flags         |
| 242   | PKTSTOREFLAGS      | RW     | R        | -0000000 | =                 | ST ANT RSSI       | ST CRCB             | ST RSSI          | ST DR            | ST RFOFFS  | ST FOFFS                             | ST TIMER                                               | Packet Controller Store Flags                    |
| 243   | PKTACCEPT<br>FLAGS | RW     | R        | 000000   | -                 | -                 | ACCPT LRGP          | ACCPT SZF        | ACCPT<br>ADDRF   | ACCPT CRCF | ACCPT ABRT                           | ACCPT<br>RESIDUE                                       | Packet Controller Accep<br>Flags                 |
| SPEC  | IAL FUNCTION       | IS     |          |          |                   |                   |                     |                  |                  |            |                                      |                                                        |                                                  |
| GENER | RAL PURPOSE A      | DC     |          |          |                   |                   |                     |                  |                  |            |                                      |                                                        |                                                  |
| 300   | GPADCCTRL          | RW     | R        | 000000   | BUSY              | -                 | GPADC3              | GPADC2           | GPADC1           | GPADC13    | CONT                                 | CH ISOL                                                | General Purpose ADC<br>Control                   |
| 301   | GPADCPERIOD        | RW     | R        | 00111111 |                   | GPADCPERIOD(7:0)  |                     |                  |                  |            |                                      | GPADC Sampling Period                                  |                                                  |
| 308   | GPADC13VALUE1      | R      |          |          | -                 | -                 | -                   | -                | -                | -          | GPADC13                              | GPADC13 Value                                          |                                                  |
| 309   | GPADC13VALUE0      | R      |          |          |                   |                   |                     | GPADC13          | VALUE(7:0)       |            |                                      |                                                        | GPADC13 Value                                    |
| 30A   | GPADC1VALUE1       | R      |          |          | =                 | =                 | =                   | =                | =                | =          | GPADC1VALUE(9:8)                     |                                                        | GPADC1 Value                                     |
| 30B   | GPADC1VALUE0       | R      |          |          |                   |                   |                     | GPADC1V          | ALUE(7:0)        | -          |                                      |                                                        | GPADC1 Value                                     |
| 30C   | GPADC2VALUE1       | R      |          |          | -                 | -                 | -                   | -                | -                | -          | GPADC2VALUE(9:8)                     |                                                        | GPADC2 Value                                     |
| 30D   | GPADC2VALUE0       | R      |          |          |                   |                   | GPADC2VALUE(7:0)    |                  |                  |            |                                      |                                                        | GPADC2 Value                                     |
| 30E   | GPADC3VALUE1       | R      |          |          | -                 | -                 | -                   | _                | -                | _          | GPADC3VALUE(9:8)                     |                                                        | GPADC3 Value                                     |
| 30F   | GPADC3VALUE0       | R      |          |          |                   |                   | 1                   | GPADC3V          | ALUE(7:0)        | :0)        |                                      |                                                        | GPADC3 Value                                     |
| LOW P | OWER OSCILLA       | TOR CA | LIBRATIO | ON       |                   |                   |                     |                  |                  |            |                                      |                                                        | •                                                |
| 310   | LPOSCCONFIG        | RW     | R        | 00000000 | LPOC OSC<br>IVERT | -                 | LPOSC<br>CALIBR     | LPOSC<br>CALIBF  | LPOSC IRQR       | LPOSC IRQF | LPOSC FAST                           | LPOSC ENA                                              | Low Power Oscillator<br>Configuration            |
| 311   | LPOSCSTATUS        | R      | R        |          | -                 | -                 | -                   | -                | -                | -          | LPOSC IRQ                            | LPOSC EDGE                                             | Low Power Oscillator<br>Status                   |
| 312   | LPOSCCLKMUX        | RW     | R        | 00       | LPOSCCLKMUX(1:0)  |                   |                     |                  |                  |            | LPOSC Reference<br>Frequency Divider |                                                        |                                                  |
| 313   | LPOSCKFILT1        | RW     | R        | 00100000 |                   | LPOSCKFILT(15:8)  |                     |                  |                  |            |                                      | Low Power Oscillator<br>Calibration Filter<br>Constant |                                                  |
| 314   | LPOSCKFILT0        | RW     | R        | 11000100 |                   | LPOSCKFILT(7:0)   |                     |                  |                  |            |                                      | Low Power Oscillator<br>Calibration<br>Filter Constant |                                                  |
| 315   | LPOSCREF1          | RW     | R        | 01100001 |                   | LPOSCREF(15:8)    |                     |                  |                  |            |                                      | Low Power Oscillator<br>Calibration<br>Reference       |                                                  |
| 316   | LPOSCREF0          | RW     | R        | 10101000 |                   | LPOSCREF(7:0)     |                     |                  |                  |            |                                      | Low Power Oscillator<br>Calibration<br>Reference       |                                                  |
| 317   | LPOSCFREQ1         | RW     | R        | 00000000 |                   | LPOSCFREQ(9:2)    |                     |                  |                  |            |                                      | Low Power Oscillator<br>Calibration<br>Frequency       |                                                  |
| 318   | LPOSCFREQ0         | RW     | R        | 0000     |                   | LPOSCFF           | REQ(1:-2)           |                  | =                | -          | -                                    | -                                                      | Low Power Oscillator<br>Calibration<br>Frequency |
| 319   | LPOSCPER1          | RW     |          |          |                   |                   |                     | LPOSCF           | PER(15:8)        |            | ı                                    |                                                        | Low Power Oscillator<br>Calibration<br>Period    |
| 31A   | LPOSCPER0          | RW     |          |          |                   | LPOSCPER(7:0)     |                     |                  |                  |            |                                      | Low Power Oscillator<br>Calibration<br>Period          |                                                  |

#### Table 26. CONTROL REGISTER MAP (continued)

|             |               |     |     |                  |                 | Bit           |                    |                    |                    |                  |                     |                   |                  |
|-------------|---------------|-----|-----|------------------|-----------------|---------------|--------------------|--------------------|--------------------|------------------|---------------------|-------------------|------------------|
| Add         | Name          | Dir | Ret | Reset            | 7               | 6             | 5                  | 4                  | 3                  | 2                | 1                   | 0                 | Description      |
| DSP N       | ODE INTERFACE |     |     |                  |                 |               |                    |                    |                    |                  |                     |                   |                  |
| 320         | DSPMODECFG    | RW  | R   | 0000             | FSYNC DLY       | DSP SPI       | -                  | -                  | =                  | =                | SYNC SOL            | JRCE(1:0)         | DSP Mode Setting |
| 321         | DSPMODESKIP1  | RW  | R   | -0000000         | -               | SKIP AGC      | SKIP RSSI          | SKIP AFSK<br>DEMOD | SKIP FSK<br>DEMOD  | SKIP<br>DATARATE | SKIP PHASE          | SKIP FREQ         | DSP Mode Skip 1  |
| 322         | DSPMODESKIP0  | RW  | R   | 00000000         | SKIP RF<br>FREQ | SKIP AMPL     | SKIP SAMP<br>PHASE | SKIP SAMP<br>MAG   | SKIP SAMP<br>ROTIQ | SKIP SAMP<br>IQ  | SKIP BASE<br>BANDIQ | SKIP SOFT<br>SAMP | DSP Mode Skip 0  |
| DAC         |               |     |     |                  |                 |               |                    |                    |                    |                  |                     |                   |                  |
| 330         | DACVALUE1     | RW  | R   | 0000             | =               | -             | -                  | -                  | DACVALUE(11:8)     |                  |                     |                   | DAC Value        |
| 331         | DACVALUE2     | RW  | R   | 00000000         |                 | DACVALUE(7:0) |                    |                    |                    |                  |                     | DAC Value         |                  |
| 332         | DACCONFIG     | RW  | R   | 00—0000          | DAC PW M        | DAC CLK X2    | -                  | -                  | DACINPUT(3:0)      |                  |                     | DAC Configuration |                  |
| RX CONTROL. |               |     |     |                  |                 |               |                    |                    |                    |                  |                     |                   |                  |
| F00         | SPAREOUT      | RW  | R   | 00000000 LNABIAS |                 |               |                    |                    |                    | LNA Bias         |                     |                   |                  |

#### **APPLICATION INFORMATION**

#### Certification

Customers using AX5045, as with any product containing a radio, have the responsibility to ensure, at a product level, that their usage of this product complies with regulatory requirements where it's operated.

ON Semiconductor makes an effort to create pre-compliant reference designs that customers can use or copy directly, however ON Semiconductor is not liable for customer's failure to comply with regulatory obligations.

## **Typical Application Diagrams**

The following diagrams and any resulting component values or equations are provided as a starting point. Real

components have non-ideal effects, PCBs and soldering introduce additional parasitics, and variations in ground planes, antennas, etc, all influence the RF matching and RF performance and cannot be guaranteed or predicted in advance.

To help lower risk, ON Semiconductor creates reference designs that customers can use as a starting point. However the customer should anticipate some fine tuning of the RF matching network for their system. All RF transceiver products are subject to these fundamental sensitivities.

Using Separate RX/TX Connections



Figure 8. Typical Application Diagram with Separate RX/TX Antennas without RX/TX Switch

Several external components are needed for the PA including the tuning components which are determined using the following equations for the load or antenna.

The equations are used to determine the ideal values of C1, C2 and L2. The values of  $L_{choke}$  and  $L_{choke}$  are chosen.  $V_{choke}$ , the regulator output or supply to the choke inductor,

should be large for efficiency. Vchoke is designed to be a maximum of 2.8V. L<sub>choke</sub> is generally chosen to be large enough that it looks like a high impedence at the carrier frequency.

The equations are:

$$\mathsf{R_L} = \frac{\left(\mathsf{V_{choke}} - \mathsf{V_{sat}}\right)^2}{\mathsf{P_{out}}} \times \ 0.576801 \times \left(1.001245 - \frac{0.417395}{\mathsf{Q_L}} - \frac{0.577501}{\mathsf{Q_L}^2} + \frac{0.205967}{\mathsf{Q_L}^3}\right) \tag{eq. 2}$$

$$C_{1} = \frac{1}{34.2219 \times f_{o} \times R_{L}} \times \left(0.99855 + \frac{0.91424}{Q_{L}} - \frac{1.03175}{{Q_{L}}^{2}}\right) + \frac{0.6}{\left(2 \times \pi \times f_{o}\right)^{2} \times L_{choke}} \tag{eq. 3}$$

$$C_{2} = \frac{1}{2 \times \pi \times f_{o} \times R_{L}} \times \frac{1}{Q_{L} - 0.104823} \times \left(1.00121 + \frac{1.01468}{Q_{L} - 1.7879}\right) + \frac{0.2}{\left(2 \times \pi \times f_{o}\right)^{2} \times L_{choke}}$$
 (eq. 4)

$$L_2 = \frac{Q_L \times R_L}{2 \times \pi \times f_0}$$
 (eq. 5)

Where: P<sub>out</sub> = half the desired total output power in watts to account for the differential to single-ended combining

 $V_{\text{sat}}$  = the saturation voltage of the switch transistor, ~0.7 V. This can be adjusted to achieve the desired power  $Q_L$  = loaded quality factor of the series  $L_2C_2$  (in the range 2-3)

 $V_{choke}$  = supply voltage on the choke inductor

 $C_1$  = total cap at the PA output pin (The external C1 is reduced by the value of  $C_{pa}$  such that the total capacitance is the calculated value for C1)

 $f_0$  = center operation frequency

 $L_{choke} = RF$  choke inductor

R<sub>L</sub> = load impedance needed to achieve desired output power

To achieve higher output powers the  $R_L$  valued tends to be lower. When this value is lower than the actual load (antenna) impedence,  $R_{ant}$ , the matching network shown in Figure 8 can be used and the values are calculated as shown here.

$$L_{\text{match}} = \frac{R_L}{2 \times \pi \times f_o} \times \sqrt{\frac{R_{\text{ant}}}{R_L} - 1}$$
 (eq. 6)

$$C_{\text{match}} = \frac{1}{2 \times \pi \times f_o \times R_{\text{ant}}} \times \sqrt{\frac{R_{\text{ant}}}{R_L} - 1} \quad \text{(eq. 7)}$$

In practice  $L_2$  and  $L_{match}$  could be combined into one inductor. The differential to single-ended conversion of the TX output is achieved via the Lsd and Csd components according to the following equations.

$$L_{SD} = \frac{\sqrt{R_S \times R_D}}{2 \times \pi \times f_o}$$
 (eq. 8)

$$C_{SD} = \frac{1}{\sqrt{R_S \times R_D} \times 2 \times \pi \times f_o}$$
 (eq. 9)

where Rs is the single–ended impedence and Rd is the differential impedence (  $50~\Omega$  and  $100~\Omega$  respectively). The differential impedence is  $100~\Omega$  due to each side of the output presenting  $50~\Omega$  to gnd, and thus 100 differentially. In practice the initial component values are determined using these equations, but are then adjusted slightly for optimal performance and to account for board parasitics. Adding additional filtering components between the antenna and the single–ended output may be necessary to reduce harmonic content.

#### **LNA Antenna Match**

A single-ended to differential match for the LNA input shown above can be achieved using the following equations:

$$L_{\text{R2}} = \frac{\sqrt{\text{Re}(Z_{\text{L}}) \times \text{R}_{\text{PLNA}}}}{2 \times \pi \times f_{\text{o}}} \tag{eq. 10}$$

$$C_{R2} = \frac{1}{(2 \times \pi \times f_0)^2 \times L_{R2}}$$
 (eq. 11)

$$C_{B1} = 2 \times C_{B2}$$
 (eq. 12)

$$L_{M} = \frac{2 \times L_{R2}}{\left(\frac{2 \times I_{M}(Z_{L})}{2 \times \pi \times f_{0} \times L_{R2}}\right) + 1}$$
 (eq. 13)

$$L_{R1} = \frac{L_{LNA} \times L_{M}}{(L_{LNA} + L_{M})}$$
 (eq. 14)

$$L_{LNA} = \frac{1}{C_{PLNA} \times (2 \times \pi \times f_o)^2}$$
 (eq. 15)

Where:  $R_{PLNA}$  = the parallel input resistance of the LNA (not the series) ~ 100  $\Omega$ 

 $C_{PLNA}$  = the parallel input capacitance of the LNA (not the series) ~ 1 pF

 $Re(Z_L)$  = real part of load or antenna impedance  $Im(Z_L)$  = imaginary part of load or antenna

 $Im(Z_L)$  = imaginary part of load or antenna impedance

Using Direct RX/TX Connection See Figure 9.



Figure 9. Typical Application Diagram with Single-ended Antenna, Differential Internal PA, without RX/TX Switch

#### PA/LNA Co-match

A co-match for the PA and LNA is possible with some compromise to performance as shown in Figure 9. A large coupling capacitor Ccm is used to connect them together. The initial values of the PA and LNA input matching components are calculated using the previous equations. However, these are just the starting values as they will

actually put a null right at the resonant frequency for the PA output. A compromise must then be made between the PA and LNA performance by tweaking the PA and LNA component values. Typically this can be done by adjusting L2 and C1, but adjusting C2, CM1, LR1, and CR1 may also be necessary to acheive best performance.

Using Direct RX/TX Connection See Figure 10.



Figure 10. Typical Application Diagram with RX/TX Switch

28X L



F2

28X **b** 

Ф

0.10 M C A B

0.05 M C NOTE 3

**DATE 25 NOV 2015** 

#### NOTES:

- DIMENSIONS AND TOLERANCING PER
   ASME V14 5M 1994
- ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
- 3. DIMENSION & APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN
  0.15 AND 0.30MM EPOM THE TERMINAL TIE
- 0.15 AND 0.30MM FROM THE TERMINAL TIP.
  4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |  |  |  |  |
|-----|-------------|------|--|--|--|--|--|--|
| DIM | MIN         | MAX  |  |  |  |  |  |  |
| Α   | 0.80        | 1.00 |  |  |  |  |  |  |
| A1  | 0.00        | 0.05 |  |  |  |  |  |  |
| A3  | 0.20 REF    |      |  |  |  |  |  |  |
| b   | 0.20        | 0.30 |  |  |  |  |  |  |
| D   | 5.00 BSC    |      |  |  |  |  |  |  |
| D2  | 3.40        | 3.50 |  |  |  |  |  |  |
| E   | 5.00 BSC    |      |  |  |  |  |  |  |
| E2  | 3.40        | 3.50 |  |  |  |  |  |  |
| е   | 0.50        | BSC  |  |  |  |  |  |  |
| L   | 0.44        | 0.54 |  |  |  |  |  |  |
| L1  | i           | 0.15 |  |  |  |  |  |  |

# GENERIC MARKING DIAGRAM\*



XXXXX = Specific Device Code

A = Assembly Location

WL = Wafer Lot
YY = Year
WW = Work Week
Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot " ■", may or may not be present.

## RECOMMENDED SOLDERING FOOTPRINT\*

**BOTTOM VIEW** 



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON04198G     | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | QFN28 5X5, 0.5P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

onsemi

AX5045-1-TW30