

## MP6219

5V, 1A – 2A Programmable Current Limit Power Distribution Switch

The Future of Analog IC Technology

## DESCRIPTION

The MP6219 is a protection device designed to protect circuitry on the output from transients on input. It also protects input from undesired shorts and transients coming from the output.

The MP6219 is an integrated power switch with programmable current limit. The max load at the output is current limited. This is accomplished by utilizing a sense FET topology. The magnitude of the current limit is controlled by an external resistor.

An internal charge pump drives the gate of the power device. It features a  $44m\Omega$  switch for high efficiency and requires minimal external components.

The MP6219 features current protection and thermal shutdown for fault control. It also involves UVLO and output over voltage protection.

The MP6219 is available in an 8-pin SOICE package.

## FEATURES

- Integrated 44mΩ FET
- Adjustable Current Limit to 2A
- Optimized for 5V Inputs
- Enable Active High
- 1.1ms Soft-Start Rise Time
- UL File # E322138

## **APPLICATIONS**

- USB Power Distribution
- PCI Bus Power
- Notebook PC
- Inrush Current Limit
- Heavy Capacitive Loads

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.



UL Recognized Component

#### Part Number\* Package **Top Marking** Free Air Temperature $(T_A)$ MP6219DN MP6219DN -40°C to +85°C SOIC8E (Exposed Pad) \* For Tape & Reel, add suffix -Z (e.g. MP6219DN-Z) For RoHS Compliant packaging, add suffix -LF (e.g. MP6219DN-LF-Z) PACKAGE REFERENCE **TOP VIEW** IN GND 8 **EN/FAULT** OUT OUT N.C. 6 OUT PRGM EXPOSED PAD CONNECT TO GND Thermal Resistance (3) $\theta_{JA}$ $\theta_{JC}$

### ORDERING INFORMATION

## ABSOLUTE MAXIMUM RATINGS (1)

| IN, OUT, I <sub>PRGM</sub> |          |                       | 8V                   |
|----------------------------|----------|-----------------------|----------------------|
| EN/FAULT                   |          |                       | 6V                   |
| Junction Temperature       |          |                       |                      |
| Continuous Power Dis       | sipatior | ו (T <sub>A</sub> = + | 25°C) <sup>(2)</sup> |
|                            |          |                       | 2.5W                 |
| Storage Temperature.       |          | 65°C to -             | +155°C               |

#### **Recommended Operating Conditions**

| Input Voltage        | 5V ± 10%       |
|----------------------|----------------|
| Operating Junct.Temp | 40°C to +125°C |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- The maximum allowable power dissipation is a function of the 2) maximum junction temperature T<sub>J</sub>(MAX), the junction-toambient thermal resistance  $\theta_{\text{JA}}$  , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. 3)

Measured on JESD51-7 4-layer board.

| Parameters                                 | Symbol                                                                      | Condition                                                                   | Min  | Тур      | Max               | Units |  |
|--------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|----------|-------------------|-------|--|
| Power FET                                  |                                                                             | •                                                                           |      |          |                   |       |  |
| Delay Time                                 | t <sub>DLY</sub>                                                            | Enabling of chip to $I_D$ =100mA, 12 $\Omega$ resistive load                | <    | 0.2      |                   | ms    |  |
| ON Resistance                              | $R_{DSon}$                                                                  | T <sub>J</sub> =25°C<br>T <sub>J</sub> =80°C, Note 4                        |      | 44<br>95 | 82                | mΩ    |  |
| Off State Output Voltage                   | State Output Voltage $V_{OFF}$ $V_{IN}=8Vdc$ , Enable=0Vdc, RL=500 $\Omega$ |                                                                             |      |          | 120               | mV    |  |
| Thermal Latch                              | •                                                                           |                                                                             |      |          |                   |       |  |
| Shutdown Temperature                       | T <sub>SD</sub>                                                             |                                                                             |      | 175      |                   | С°    |  |
| Under/Over Voltage Protection              |                                                                             |                                                                             |      |          |                   |       |  |
| Output Clamping Voltage                    | V <sub>CLAMP</sub>                                                          | Overvoltage Protection<br>V <sub>IN</sub> =8V                               | 5.95 | 6.65     | 7.35              | V     |  |
| Under Voltage Lockout                      | V <sub>UVLO</sub>                                                           | Turn on, V <sub>IN</sub> rising                                             | 3.2  | 3.6      | 4.0               | V     |  |
| Under Voltage Lockout (UVLO)<br>Hysteresis | V <sub>HYST</sub>                                                           |                                                                             |      | 0.1      | $\langle \rangle$ | V     |  |
| Current Limit                              |                                                                             |                                                                             |      |          |                   |       |  |
| Current Limit                              | ILIM-SS                                                                     | R <sub>PRGM</sub> =24Ω                                                      | 1.4  | 2.0      | 2.7               | Α     |  |
| Trip Current                               | ILIM-OL                                                                     | R <sub>PRGM</sub> =24Ω                                                      |      | 3.0      |                   | Α     |  |
| Slew Rate                                  |                                                                             |                                                                             |      |          |                   |       |  |
| Output Rise Time                           | T,                                                                          | Note 5                                                                      |      | 1.1      |                   | ms    |  |
| EN/Fault                                   |                                                                             |                                                                             |      |          |                   |       |  |
| Low Level Input Voltage                    | VIL                                                                         | Output Disabled                                                             |      |          | 0.5               | V     |  |
| Intermediate Level Input Voltage           | V <sub>I (INT)</sub>                                                        | Thermal Fault, Output<br>Disabled                                           | 0.80 | 1.6      | 2.0               | V     |  |
| High Level Input Voltage                   | VIH                                                                         | Output Enabled                                                              | 2.5  |          |                   | V     |  |
| High State Maximum Voltage                 | VI (MAX)                                                                    |                                                                             |      | 4.8      |                   | V     |  |
| Low Level Input Current (Sink)             |                                                                             | V <sub>ENABLE</sub> =0V                                                     |      | -28      | -50               | μA    |  |
| Maximum Fanout for Fault Signal            |                                                                             | Total number of chips that<br>can be connected for<br>simultaneous shutdown |      |          | 3                 | Units |  |
| Maximum Voltage on Enable Pin              | V <sub>MAX</sub>                                                            | Note 6                                                                      |      |          | V <sub>IN</sub>   | V     |  |
| Total Device                               |                                                                             |                                                                             |      |          |                   |       |  |
|                                            |                                                                             | Device Operational, No load                                                 |      | 1.5      | 2.0               | mA    |  |
| Supply Current                             | lQ                                                                          | Thermal Shutdown                                                            |      | 0.5      |                   | mA    |  |
| Minimum Operating Voltage for UVLO         | V <sub>MIN</sub>                                                            | Enable<0.5V                                                                 |      |          | 3.0               | V     |  |

#### 

1

Guaranteed by design.
Measured from 10% to 90%.

6) Maximum Input Voltage to be  $\leq 6.0V$  if VIN  $\geq 6.0V$ . Maximum Input Voltage to be VIN if VIN  $\leq 6.0V$ .

| Pin #   | Name               | Description                                                                                                                                                                                                                                                                                                                                                                              |
|---------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | IN                 | Input to the device. 5V nominal Input Voltage                                                                                                                                                                                                                                                                                                                                            |
| 2, 3, 4 | OUT                | This pin is the output of the internal power FET.                                                                                                                                                                                                                                                                                                                                        |
| 5       | I <sub>PRGM</sub>  | A resistor between this pin and the OUTPUT pin sets the overload and short circuit current limit levels.                                                                                                                                                                                                                                                                                 |
| 6       | N.C.               | No Connect.                                                                                                                                                                                                                                                                                                                                                                              |
| 7       | EN/FAULT           | The EN/Fault pin is a tri-state, bi-directional interface. It can be used to enable the output of the device by floating the pin, or disable the chip by pulling it to ground (using an open drain or open collector device). If a thermal fault occurs, the voltage on this pin will go to an intermediate state to signal a monitoring circuit that the device is in thermal shutdown. |
| 8       | GND<br>Exposed Pad | Negative Input Voltage to the Device. This is used as the internal reference for the IC. Connect Exposed Pad to GND plane proper thermal performance.                                                                                                                                                                                                                                    |

## **PIN FUNCTIONS**



MP6219 Rev.0.93 10/20/2010 www.MonolithicPower.com MPS Proprietary Information. Unauthorized Photocopy and Duplication Prohibited. © 2010 MPS. All Rights Reserved.







## **BLOCK DIAGRAM**



#### **CURRENT LIMIT**

The desired current limit is a function of the external current limit resistor.

# Table1-Current Limit vs. Current Limit Resistor $(V_{IN}=5V)$

| <b>Current Limit Resistor</b> | 24Ω  | 50Ω   | 100Ω |
|-------------------------------|------|-------|------|
| Trip Current                  | 3.0A | 2.25A | 2.0A |
| Hold Current                  | 2.0A | 1.1A  | 0.6A |

When the part is active, if load reaches trip current (minimum threshold current triggering overcurrent protection) or a short is present, the part switches into to a constant-current (hold current) mode. Part will be shutdown only if the overcurrent condition stays long enough to trigger thermal protection.

However, when the part is powered up by  $V_{cc}$  or EN, the load current should be smaller than hold current. Otherwise, the part can't be fully turned on.

In a typical application using a current limit resistor of  $24\Omega$ , the trip current will be 3A and the hold current will be 2A. If the device is in its normal operating state and passing 2A it will need to dissipate only 176mW with the very low on resistance of  $44m\Omega$ . For the package dissipation of 50°C/Watt, the temperature rise will only be + 8.8°C. Combined with a 25°C ambient, this is only 33.8°C total package temperature.

During a short circuit condition, the device now has 5V across it and the hold current clamps at 2A and therefore must dissipate 10W. At 50°C/watt, if uncontrolled, the temperature would rise above the thermal protection threshold (+175°C) and the device will shutdown to cause the temperature to drop.

Proper heat sink must be used if the device is intended to supply the hold current and not shutdown. Without a heat sink, hold current should be maintained below 600mA at + 25°C and below 360mA at +85°C to prevent the device from activating the thermal shutdown feature.

#### **EN/FAULT PIN**

The EN/Fault Pin is a Bi-Directional three level I/O with a weak pull up current (28uA typical). The three levels are low, mid and high. It functions to enable/disable the part and to relay Fault information.

EN/Fault pin as an input:

- 1. Low and mid disable the part.
- 2. Low, in addition to disabling the part, clears the fault flag.
- 3. High enables the part (if the fault flag is clear).

EN/Fault pin as an output:

- 1. The pull up current may (if not over ridden) allow a "wired nor" pull up to enable the part.
- 2. An under voltage will cause a low on the EN/Fault pin, and will clear the fault flag.
- 3. A thermal fault will cause a mid level on the EN/Fault pin, and will set the fault flag.

The EN/Fault line must be above the mid level for the output to be turned on.

The fault flag is a internal flip-flop that can be set or reset under various conditions:

- 1. Thermal Shutdown: set fault flag
- 2. Under Voltage: reset fault flag
- 3. Low voltage on EN/Fault pin: reset fault flag
- 4. Mid voltage on EN/Fault pin: no effect

Under a fault, the EN/Fault pin is driven to the mid level.

There are 4 types of faults, and each fault has a direct and indirect effect on the EN/Fault pin and the internal fault flag.

In a typical application where there are multiple MP6219 chips in a system, the EN/Fault lines are typically connected together.

| Fault description  | Internal action                                                                                 | Effect on Fault<br>Pin                            | Effect on<br>Flag | Effect on secondary<br>Part                                 |
|--------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------|-------------------------------------------------------------|
| Short/over current | Limit current                                                                                   | none                                              | none              | none                                                        |
| Under Voltage      | Output is turned off                                                                            | Internally drives<br>EN/Fault pin to<br>Logic low | Flag is reset     | Secondary part output is disabled, and fault flag is reset. |
| Over Voltage       | Limit output voltage                                                                            | None                                              | None              | None                                                        |
| Thermal Shutdown   | Shutdown part. The<br>part is latched off<br>until a UVLO or<br>externally driven to<br>ground. | Internally drives<br>EN/Fault pin<br>to mid level | Flag is Set       | Secondary part output is disabled.                          |

#### Table2-Fault Function Influence in Application

#### UNDER VOLTAGE LOCK OUT OPERATION

If the supply (input) is below the UVLO threshold, the output is disabled, and the fault line is driven low.

When the supply goes above the UVLO threshold, the output is enabled and the fault line is released. When the fault line is released it will be pulled high by a 28uA current source. No external pull up resistor is required. In addition, the pull up voltage is limited to 5 volts.

#### THERMAL PROTECTION

When thermal protection is triggered, the output is disabled and the fault line is driven to the mid level. The thermal fault condition is latched (meaning the fault flag is set), and the part will remain latched off until the fault (enable) line is brought low. Cycling the power below the UVLO threshold will also reset the fault flag.

### PCB LAYOUT

PCB layout is very important to achieve stable operation. Please follow these guidelines and take below figure for reference.

Place  $R_{PRGM}$  close to  $I_{PRGM}$  pin and input cap close to IN pin. Keep the N/C pin float. Put vias in thermal pad and ensure enough copper area near IN and OUT to achieve better thermal performance.



Top Layer

Bottom Layer

### Figure 2—PCB Layout

## **PACKAGE INFORMATION**



**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Monolithic Power Systems (MPS): MP6219DN-LF-Z MP6219DN-LF