# **PIC18 Q43 Family Product Brief** # **Description** The PIC18 Q43 microcontroller family is available in 28/40/44/48-pin devices for real-time control applications. This family features a 12-bit ADC with Computation (ADC<sup>2</sup>) automating Capacitive Voltage Divider (CVD) techniques for advanced capacitive touch sensing, averaging, filtering, oversampling and threshold comparison. This family showcases a new 16-bit PWM module which provides dual independent outputs on the same timebase. Additional features include Vectored Interrupt Controller with fixed latency for handling interrupts, System Bus Arbiter, Direct Memory Access (DMA) capabilities, UART with support for Asynchronous, DMX, DALI and LIN protocols, SPI, I<sup>2</sup>C, memory features like Memory Access Partition (MAP) to support users in data protection and bootloader applications, and Device Information Area (DIA), which stores factory calibration values to help improve temperature sensor accuracy. # **PIC18 Q43 Family Types** Table 1. Devices included in this family | Device | Program Memory Flash<br>(bytes) | Data SRAM<br>(bytes) | Data EEPROM<br>(bytes) | Memory Access Partion/<br>Device Information Area | I/O Pins/Peripheral Pin Select | 8-Bit Timer with HLT/16-Bit Timers | 16-Bit Dual PWM/CCP | Complimentary Waveform Generator | Signal Measurement Timer | Numerically Controlled Oscillator | Configurable Logic Cell | 12-Bit ADC <sup>2</sup> (channels) | 8-Bit DAC | Comparator/Zero-Cross Detect | High-Low Voltage Detect | SPI/I <sup>2</sup> C | UART/UART with Protocol Support | Direct Memory Access (DMA) | Windowed Watchdog Timer | 16-Bit CRC with Scanner | Vectored Interrupts | Peripheral Module Disable | Temperature Indicator | |-------------|---------------------------------|----------------------|------------------------|---------------------------------------------------|--------------------------------|------------------------------------|---------------------|----------------------------------|--------------------------|-----------------------------------|-------------------------|------------------------------------|-----------|------------------------------|-------------------------|----------------------|---------------------------------|----------------------------|-------------------------|-------------------------|---------------------|---------------------------|-----------------------| | PIC18F25Q43 | 32k | 2048 | 1024 | Y/Y | 25/Y | 3/4 | 3/3 | 3 | 1 | 3 | 8 | 24 | 1 | 2/1 | 1 | 2/1 | 4/1 | 6 | Υ | Υ | Υ | Υ | Υ | | PIC18F26Q43 | 64k | 4096 | 1024 | Y/Y | 25/Y | 3/4 | 3/3 | 3 | 1 | 3 | 8 | 24 | 1 | 2/1 | 1 | 2/1 | 4/1 | 6 | Υ | Υ | Υ | Υ | Υ | | PIC18F27Q43 | 128k | 8192 | 1024 | Y/Y | 25/Y | 3/4 | 3/3 | 3 | 1 | 3 | 8 | 24 | 1 | 2/1 | 1 | 2/1 | 4/1 | 6 | Υ | Υ | Υ | Υ | Υ | | PIC18F45Q43 | 32k | 2048 | 1024 | Y/Y | 36/Y | 3/4 | 3/3 | 3 | 1 | 3 | 8 | 35 | 1 | 2/1 | 1 | 2/1 | 4/1 | 6 | Υ | Υ | Υ | Υ | Υ | | PIC18F46Q43 | 64k | 4096 | 1024 | Y/Y | 36/Y | 3/4 | 3/3 | 3 | 1 | 3 | 8 | 35 | 1 | 2/1 | 1 | 2/1 | 4/1 | 6 | Υ | Υ | Υ | Υ | Υ | | PIC18F47Q43 | 128k | 8192 | 1024 | Y/Y | 36/Y | 3/4 | 3/3 | 3 | 1 | 3 | 8 | 35 | 1 | 2/1 | 1 | 2/1 | 4/1 | 6 | Υ | Υ | Υ | Υ | Υ | | PIC18F55Q43 | 32k | 2048 | 1024 | Y/Y | 44/Y | 3/4 | 3/3 | 3 | 1 | 3 | 8 | 43 | 1 | 2/1 | 1 | 2/1 | 4/1 | 6 | Υ | Υ | Υ | Y | Y | | PIC18F56Q43 | 64k | 4096 | 1024 | Y/Y | 44/Y | 3/4 | 3/3 | 3 | 1 | 3 | 8 | 43 | 1 | 2/1 | 1 | 2/1 | 4/1 | 6 | Υ | Υ | Υ | Υ | Υ | | PIC18F57Q43 | 128k | 8192 | 1024 | Y/Y | 44/Y | 3/4 | 3/3 | 3 | 1 | 3 | 8 | 43 | 1 | 2/1 | 1 | 2/1 | 4/1 | 6 | Υ | Υ | Υ | Y | Υ | **Product Brief** DS40002069B-page 1 #### **Core Features** - C Compiler Optimized RISC Architecture - Operating Speed: - DC 64 MHz clock input - 62.5 ns minimum instruction cycle - · Six Direct Memory Access (DMA) Controllers: - Data transfers to SFR/GPR spaces from either Program Flash Memory, Data EEPROM or SFR/GPR spaces - User programmable source and destination sizes - Hardware and software triggered data transfers - · Vectored Interrupt Capability: - Selectable high/low priority - Fixed interrupt latency of three instruction cycles - Programmable vector table base address - Backwards compatible with previous interrupt capabilities - 128-Level Deep Hardware Stack - Low-Current Power-on Reset (POR) - Configurable Power-up Timer (PWRT) - Brown-out Reset (BOR) - Low-Power BOR (LPBOR) Option - Windowed Watchdog Timer (WWDT): - Watchdog Reset on too long or too short interval between watchdog clear events - Variable prescaler selection - Variable window size selection # Memory - · Up to 128 KB of Program Flash Memory - Up to 8 KB of Data SRAM Memory - 1024 Bytes Data EEPROM - · Memory Access Partition: The Program Flash Memory can be partitioned into: - Application Block - Boot Block - Storage Area Flash (SAF) Block - · Programmable Code Protection and Write Protection - · Device Information Area (DIA) Stores: - Temperature Indicator factory calibrated data - Fixed Voltage Reference measurement data - Microchip Unique Identifier - Device Characteristics Information (DCI) Area Stores: - Program/Erase row sizes - Pin Count details - EEPROM size · Direct, Indirect and Relative Addressing modes ## **Operating Characteristics** - Operating Voltage Range: - 1.8V to 5.5V - Temperature Range: - Industrial: -40°C to 85°CExtended: -40°C to 125°C ## **Power-Saving Functionality** - Doze: CPU and Peripherals Running at Different Cycle Rates (typically CPU is lower) - · Idle: CPU Halted While Peripherals Operate - · Sleep: Lowest Power Consumption - · Peripheral Module Disable (PMD): - Ability to selectively disable hardware module to minimize active power consumption of unused peripherals - · Low-Power Mode Features: - Sleep: < 1µA typical @ 3V</li> - Operating Current: - 48µA @ 32 kHz, 3V, typical # **Digital Peripherals** - Three 16-Bit Pulse-Width Modulators (PWM): - Dual outputs for each PWM module - Integrated 16-bit timer/counter - Double-buffered user registers for duty cycles - Right/Left/Center/Variable aligned modes of operation - Multiple clock and Reset signal selections - Four 16-Bit Timers (TMR0/1/3/5) - Three 8-Bit Timers (TMR2/4/6) with Hardware Limit Timer (HLT) - Eight Configurable Logic Cell (CLC): - Integrated combinational and sequential logic - Three Complimentary Waveform Generators (CWG): - Rising and falling edge dead-band control - Full-bridge, half-bridge, 1-channel drive - Multiple signal sources - Programmable dead band - Fault-shutdown input - Three Capture/Compare/PWM (CCP) modules: - 16-bit resolution for Capture/Compare modes - 10-bit resolution for PWM mode - Three Numerically Controlled Oscillators (NCO): - Generates true linear frequency control and increased frequency resolution - Input Clock up to 64 MHz - Signal Measurement Timer (SMT): - 24-bit timer/counter with prescaler - Several modes of operation like Time-of-Flight, Period and Duty Cycle measurement etc. - Data Signal Modulator (DSM): - Multiplex two carrier clocks, with glitch prevention feature - Multiple sources for each carrier - · Programmable CRC with Memory Scan: - Reliable data/program memory monitoring for Fail-Safe operation (e.g., Class B) - Calculate 16-bit CRC over any portion of Program Flash Memory - · Five UART modules: - One module (UART1) supports LIN master and slave, DMX mode, DALI gear and device protocols - Asynchronous UART, RS-232, RS-485 compatible - Automatic and user timed BREAK period generation - Automatic checksums - Programmable 1, 1.5, and two Stop bits - Wake-up on BREAK reception - DMA compatible - · Two SPI modules: - Configurable length bytes - Arbitrary length data packets - Transmit-without-Receive and Receive-without-transmit option - Transfer byte counter - Separate transmit and receive buffers with 2-byte FIFO and DMA capabilities - One I<sup>2</sup>C module, SMBus, PMBus<sup>™</sup> Compatible: - 7-bit and 10-bit addressing modes with address masking modes - Dedicated address, transmit and receive buffers and DMA capabilities - Bus collision detection with arbitration - Bus time-out detection and handling - I<sup>2</sup>C, SMBus 2.0 and SMBus 3.0, and 1.8V input level selections - Multi-Master mode, including self-addressing - · Device I/O Port Features: - 25 I/O pins (PIC18F25/26/27Q43) - 36 I/O pins (PIC18F45/46/47Q43) - 44 I/O pins (PIC18F55/56/57Q43) - Individually programmable I/O direction, open-drain, slew rate and weak pull-up control - Interrupt-on-change on most pins - Three programmable external interrupt pins - · Peripheral Pin Select (PPS): - Enables pin mapping of digital I/O # **Analog Peripherals** - Analog-to-Digital Converter with Computation (ADC<sup>2</sup>): - Up to 43 external channels - Automated math functions on input signals: - · Averaging, filter calculations, oversampling and threshold comparison - Operates in Sleep - Five internal analog channels - Hardware Capacitive Voltage Divider (CVD) Support: - · Adjustable sample and hold capacitor array - · Guard ring digital output drive - Automates touch sampling and reduces software size and CPU usage when touch or proximity sensing is required - 8-Bit Digital-to-Analog Converter (DAC): - Buffered output available on two I/O pins - Internal connections to ADC and Comparators - Two Comparators (CMP): - Four external inputs - Configurable output polarity - External output via Peripheral Pin Select - · Zero-Cross Detect (ZCD): - Detect when AC signal on pin crosses ground - · Voltage Reference: - Fixed Voltage Reference with 1.024V, 2.048V and 4.096V output levels - Internal connections to ADC, Comparator and DAC # **Clocking Structure** - High-Precision Internal Oscillator Block (HFINTOSC): - Selectable frequencies up to 64 MHz - ±1% at calibration - Active Clock Tuning of HFINTOSC for better accuracy - 32 kHz Low-Power Internal Oscillator (LFINTOSC) - External 32 kHz Crystal Oscillator (SOSC) - External High-frequency Oscillator Block: - Three crystal/resonator modes - Digital Clock Input mode - 4x PLL with external sources - · Fail-Safe Clock Monitor: - Allows for operational recovery if external clock stops - Oscillator Start-up Timer (OST): - Ensures stability of crystal oscillator sources # **Programming/Debug Features** - In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via Two Pins - In-Circuit Debug (ICD) with Three Breakpoints via Two Pins - · Debug Integrated On-Chip # **Packages** Table 1. Packages | Device | 28-pin<br>SPDIP | 28-pin<br>SOIC | 28-pin<br>SSOP | 28-pin<br>VQFN<br>4x4x1 | 40-pin<br>PDIP | 40-pin<br>VQFN<br>5x5x0.9 | 44-pin<br>TQFP | 48-pin<br>TQFP<br>7x7x1 | 48-pin<br>VQFN<br>6x6x0.9 | |-------------|-----------------|----------------|----------------|-------------------------|----------------|---------------------------|----------------|-------------------------|---------------------------| | PIC18F25Q43 | • | • | • | • | | | | | | | PIC18F26Q43 | • | • | • | • | | | | | | | PIC18F27Q43 | • | • | • | • | | | | | | | PIC18F45Q43 | | | | | • | • | • | | | | PIC18F46Q43 | | | | | • | • | • | | | | PIC18F47Q43 | | | | | • | • | • | | | | PIC18F55Q43 | | | | | | | | • | • | | PIC18F56Q43 | | | | | | | | • | • | | PIC18F57Q43 | | | | | | | | • | • | # **Pin Diagrams** Figure 1. 28-pin SPDIP, SSOP, SOIC MCLR/VPP/RE3□1 28 RB7/ICSPDAT 27 RB6/ICSPCLK RA0□2 RA1∏3 26 RB5 RA2□4 25 RB4 RA3∏5 24 RB3 RA4∐6 23 RB2 RA5∐7 22 RB1 Vss∐8 21 RB0 RA7□9 20 VDD RA6□10 19 Vss RC0□11 18 RC7 RC1☐12 17 RC6 RC2□13 16□RC5 RC3□14 15 RC4 Rev. 00-000028A 10/3/2018 Figure 2. 28-pin, VQFN **Note:** It is recommended that the exposed bottom pad be connected to $V_{SS}$ , however it must not be the only $V_{SS}$ connection to the device. Figure 3. 40-pin PDIP Figure 4. 40-pin, VQFN **Note:** It is recommended that the exposed bottom pad be connected to $V_{SS}$ , however it must not be the only $V_{SS}$ connection to the device. Figure 5. 44-pin TQFP Figure 6. 48-pin TQFP Figure 7. 48-pin VQFN # PIC18 Q43 **Pin Allocation Tables** Table 1. 28-Pin Allocation Table | I/O <sup>(2)</sup> | 28-<br>Pin<br>SPDIP,<br>SOIC,<br>SSOP | 28-<br>Pin<br>VQFN | A/D | Reference | Comparator | ZCD | Timers/SMT | 16-bit PWM/<br>CCP | cwg | CLC | SPI | ι <sup>2</sup> c | UART | DSM | IOC | Interrupt | Basic | |--------------------|---------------------------------------|--------------------|------------------------------|----------------------------------------|------------------|-------|-------------------------------------------------------------------------------------|------------------------|---------------------|------------------------------------------------|---------------------|------------------|---------------------|-----------------------|-------|---------------------|----------------| | RA0 | 2 | 27 | ANA0 | _ | C1IN0-<br>C2IN0- | _ | _ | _ | _ | CLCIN0 <sup>(1)</sup><br>CLCIN4 <sup>(1)</sup> | _ | _ | _ | _ | IOCA0 | _ | _ | | RA1 | 3 | 28 | ANA1 | _ | C1IN1-<br>C2IN1- | _ | _ | _ | _ | CLCIN1 <sup>(1)</sup><br>CLCIN5 <sup>(1)</sup> | _ | _ | _ | _ | IOCA1 | _ | _ | | RA2 | 4 | 1 | ANA2 | DAC1OUT1<br>VREF- (DAC)<br>VREF- (ADC) | C1IN0+<br>C2IN0+ | _ | _ | - | _ | _ | _ | _ | _ | _ | IOCA2 | _ | _ | | RA3 | 5 | 2 | ANA3 | VREF+ (DAC)<br>VREF+ (ADC) | C1IN1+ | _ | _ | _ | _ | _ | _ | - | _ | MDCARL <sup>(1)</sup> | IOCA3 | _ | _ | | RA4 | 6 | 3 | ANA4 | _ | _ | _ | T0CKI <sup>(1)</sup> | _ | _ | _ | SS2 <sup>(1)</sup> | _ | CTS5 <sup>(1)</sup> | MDCARH <sup>(1)</sup> | IOCA4 | _ | _ | | RA5 | 7 | 4 | ANA5 | _ | _ | _ | _ | _ | _ | _ | SS1 <sup>(1)</sup> | _ | RX5 <sup>(1)</sup> | MDSRC <sup>(1)</sup> | IOCA5 | _ | _ | | RA6 | 10 | 7 | ANA6 | _ | _ | _ | _ | _ | _ | _ | _ | _ | CTS3 <sup>(1)</sup> | _ | IOCA6 | _ | CLKOUT<br>OSC2 | | RA7 | 9 | 6 | ANA7 | - | _ | _ | _ | - | _ | _ | _ | - | RX3 <sup>(1)</sup> | _ | IOCA7 | _ | OSC1<br>CLKIN | | RB0 | 21 | 18 | ANB0 | _ | C2IN1+ | ZCDIN | _ | _ | CWG1 <sup>(1)</sup> | _ | _ | _ | _ | _ | IOCB0 | INT0 <sup>(1)</sup> | _ | | RB1 | 22 | 19 | ANB1 | _ | C1IN3-<br>C2IN3- | _ | _ | _ | CWG2 <sup>(1)</sup> | _ | _ | (4) | - | _ | IOCB1 | INT1 <sup>(1)</sup> | _ | | RB2 | 23 | 20 | ANB2 | _ | _ | _ | _ | _ | CWG3 <sup>(1)</sup> | _ | SDI2 <sup>(1)</sup> | (4) | _ | _ | IOCB2 | INT2 <sup>(1)</sup> | _ | | RB3 | 24 | 21 | ANB3 | _ | C1IN2-<br>C2IN2- | _ | _ | _ | _ | _ | SCK2 <sup>(1)</sup> | - | _ | _ | IOCB3 | _ | _ | | RB4 | 25 | 22 | ANB4<br>ADACT <sup>(1)</sup> | _ | _ | _ | T5G <sup>(1)</sup> | _ | _ | _ | _ | - | CTS4 <sup>(1)</sup> | _ | IOCB4 | _ | _ | | RB5 | 26 | 23 | ANB5 | _ | _ | _ | T1G <sup>(1)</sup> | CCP3 <sup>(1)</sup> | _ | | _ | _ | RX4 <sup>(1)</sup> | _ | IOCB5 | _ | _ | | RB6 | 27 | 24 | ANB6 | _ | _ | _ | _ | _ | _ | CLCIN2 <sup>(1)</sup><br>CLCIN6 <sup>(1)</sup> | | _ | CTS2 <sup>(1)</sup> | _ | IOCB6 | _ | ICSPCLK | | RB7 | 28 | 25 | ANB7 | DAC1OUT2 | _ | _ | T6IN <sup>(1)</sup> | PWM3ERS <sup>(1)</sup> | _ | CLCIN3 <sup>(1)</sup><br>CLCIN7 <sup>(1)</sup> | _ | - | RX2 <sup>(1)</sup> | _ | IOCB7 | _ | ICSPDAT | | RC0 | 11 | 8 | ANC0 | _ | _ | _ | T1CKI <sup>(1)</sup> T3CKI <sup>(1)</sup> T3G <sup>(1)</sup> SMT1WIN <sup>(1)</sup> | - | _ | _ | _ | - | _ | _ | IOCC0 | _ | sosco | | 모 | |--------------------------| | $\overline{\mathcal{C}}$ | | $\infty$ | | Q4: | | co | ntinued | | | | | | | | | | | | | | | | | |---------------------|---------------------------------------|--------------------|------------------|-----------|----------------|-----|------------------------|----------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------|-----------------------|-----------------------------------------------------------------------|------|-------|-----------|--------------------------------| | I/O <sup>(2)</sup> | 28-<br>Pin<br>SPDIP,<br>SOIC,<br>SSOP | 28-<br>Pin<br>VQFN | A/D | Reference | Comparator | ZCD | Timers/SMT | 16-bit PWM/<br>CCP | cwg | CLC | SPI | l <sup>2</sup> c | UART | DSM | юс | Interrupt | Basic | | RC1 | 12 | 9 | ANC1 | _ | _ | _ | SMT1SIG <sup>(1)</sup> | CCP2 <sup>(1)</sup> | _ | _ | _ | _ | _ | - | IOCC1 | _ | SOSCIN<br>SOSCI | | RC2 | 13 | 10 | ANC2 | _ | _ | _ | T5CKI <sup>(1)</sup> | PWMIN0 <sup>(1)</sup><br>CCP1 <sup>(1)</sup> | _ | _ | _ | _ | _ | _ | IOCC2 | _ | _ | | RC3 | 14 | 11 | ANC3 | _ | _ | _ | T2IN <sup>(1)</sup> | PWM1ERS <sup>(1)</sup> | _ | _ | SCK1 <sup>(1)</sup> | SCL1 <sup>(3,4)</sup> | _ | _ | IOCC3 | _ | _ | | RC4 | 15 | 12 | ANC4 | _ | _ | _ | | | _ | _ | SDI1 <sup>(1)</sup> | SDA <sup>(3,4)</sup> | | _ | IOCC4 | _ | _ | | RC5 | 16 | 13 | ANC5 | _ | _ | | T4IN <sup>(1)</sup> | PWM2ERS <sup>(1)</sup> | _ | _ | _ | _ | | _ | IOCC5 | _ | _ | | RC6 | 17 | 14 | ANC6 | _ | _ | | _ | PWMIN1 <sup>(1)</sup> | | _ | _ | _ | CTS1 <sup>(1)</sup> | | IOCC6 | _ | _ | | RC7 | 18 | 15 | ANC7 | _ | _ | | _ | _ | | _ | _ | _ | RX1 <sup>(1)</sup> | _ | IOCC7 | _ | _ | | RE3 | 1 | 26 | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | | IOCE3 | _ | Vpp/MCLR | | VSS | 19 | 16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | V <sub>SS</sub> | | V <sub>DD</sub> (5) | 20 | 17 | | _ | _ | | _ | _ | _ | | _ | _ | _ | | _ | _ | V <sub>DD</sub> <sup>(5)</sup> | | Vss | 8 | 5 | _ | _ | _ | | _ | _ | _ | | _ | _ | | | _ | _ | Vss | | OUT <sup>(2)</sup> | _ | _ | ADGRDA<br>ADGRDB | _ | C10UT<br>C2OUT | _ | TMR0 | PWM11 PWM12 PWM21 PWM22 PWM31 PWM32 CCP1 CCP2 CCP3 | CWG1A CWG1B CWG1C CWG1D CWG2A CWG2B CWG2C CWG2D CWG3A CWG3B CWG3C CWG3D | CLC1OUT CLC2OUT CLC3OUT CLC4OUT CLC5OUT CLC6OUT CLC7OUT CLC8OUT | SS1<br>SCK1<br>SDO1<br>SS2<br>SCK2<br>SDO2 | SDA1<br>SCL1 | DTR1 RTS1 TX1 DTR2 RTS2 TX2 DTR3 RTS3 TX3 DTR4 RTS4 TX4 DTR5 RTS5 TX5 | DSM1 | _ | _ | _ | #### Note: - 1. This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to the peripheral input selection table for details on which port pins may be used for this signal. - 2. All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in the peripheral output selection table. - 3. This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers. - 4. These pins are configured for I<sup>2</sup>C logic levels; The SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds. - 5. A 0.1 uF bypass capacitor to $V_{SS}$ is required on the $V_{DD}$ pin. Table 2. 40/44/48-Pin Allocation Table | I/O <sup>(2)</sup> | 40<br>Pin<br>PDIP | 40<br>Pin<br>VQFN | 44<br>Pin<br>TQFP | 48<br>Pin<br>TQFP /<br>VQFN | A/D | Reference | Comparator | ZCD | Timers/SMT | 16-bit PWM/<br>CCP | CWG | CLC | SPI | l <sup>2</sup> С | UART | DSM | IOC | Interrupt | Basic | |--------------------|-------------------|-------------------|-------------------|-----------------------------|------------------------------|------------------------------------------------------------------|------------------|-------|----------------------|---------------------|---------------------|------------------------------------------------|---------------------|------------------|---------------------|-----------------------|-------|---------------------|----------------| | RA0 | 2 | 17 | 19 | 21 | ANA0 | _ | C1IN0-<br>C2IN0- | _ | _ | _ | _ | CLCIN0 <sup>(1)</sup><br>CLCIN4 <sup>(1)</sup> | | _ | _ | _ | IOCA0 | _ | _ | | RA1 | 3 | 18 | 20 | 22 | ANA1 | _ | C1IN1-<br>C2IN1- | _ | _ | _ | _ | CLCIN1 <sup>(1)</sup><br>CLCIN5 <sup>(1)</sup> | | _ | _ | _ | IOCA1 | _ | _ | | RA2 | 4 | 19 | 21 | 23 | | DAC1OUT1<br>V <sub>REF</sub> - (DAC)<br>V <sub>REF</sub> - (ADC) | C1IN0+<br>C2IN0+ | _ | _ | _ | _ | _ | _ | _ | _ | _ | IOCA2 | _ | _ | | RA3 | 5 | 20 | 22 | 24 | ANA3 | VREF+ (DAC)<br>VREF+ (ADC) | C1IN1+ | _ | _ | _ | _ | _ | _ | _ | _ | MDCARL <sup>(1)</sup> | IOCA3 | _ | _ | | RA4 | 6 | 21 | 23 | 25 | ANA4 | _ | _ | _ | T0CKI <sup>(1)</sup> | _ | _ | _ | SS2(1) | _ | CTS5 <sup>(1)</sup> | MDCARH <sup>(1)</sup> | IOCA4 | _ | _ | | RA5 | 7 | 22 | 24 | 26 | ANA5 | _ | _ | _ | _ | _ | _ | _ | SS1(1) | _ | RX5 <sup>(1)</sup> | MDSRC <sup>(1)</sup> | IOCA5 | _ | _ | | RA6 | 14 | 29 | 31 | 33 | ANA6 | _ | _ | _ | _ | _ | _ | _ | _ | _ | CTS3 <sup>(1)</sup> | _ | IOCA6 | _ | CLKOUT<br>OSC2 | | RA7 | 13 | 28 | 30 | 32 | ANA7 | _ | _ | _ | _ | _ | _ | _ | _ | _ | RX3 <sup>(1)</sup> | _ | IOCA7 | _ | OSC1<br>CLKIN | | RB0 | 33 | 8 | 8 | 8 | ANB0 | _ | C2IN1+ | ZCDIN | _ | _ | CWG1 <sup>(1)</sup> | _ | _ | _ | _ | _ | IOCB0 | INT0 <sup>(1)</sup> | _ | | RB1 | 34 | 9 | 9 | 9 | ANB1 | _ | C1IN3-<br>C2IN3- | _ | _ | _ | CWG2 <sup>(1)</sup> | _ | _ | (4) | _ | _ | IOCB1 | INT1 <sup>(1)</sup> | _ | | RB2 | 35 | 10 | 10 | 10 | ANB2 | _ | _ | _ | _ | _ | CWG3 <sup>(1)</sup> | _ | SDI2 <sup>(1)</sup> | (4) | _ | _ | IOCB2 | INT2 <sup>(1)</sup> | _ | | RB3 | 36 | 11 | 11 | 11 | ANB3 | _ | C1IN2-<br>C2IN2- | _ | _ | _ | _ | _ | SCK2 <sup>(1)</sup> | _ | _ | _ | IOCB3 | _ | _ | | RB4 | 37 | 12 | 14 | 16 | ANB4<br>ADACT <sup>(1)</sup> | _ | _ | _ | T5G <sup>(1)</sup> | _ | _ | _ | _ | _ | CTS4 <sup>(1)</sup> | _ | IOCB4 | _ | _ | | RB5 | 38 | 13 | 15 | 17 | ANB5 | _ | _ | _ | T1G <sup>(1)</sup> | CCP3 <sup>(1)</sup> | _ | | _ | - | RX4 <sup>(1)</sup> | _ | IOCB5 | _ | _ | | RB6 | 39 | 14 | 16 | 18 | ANB6 | _ | _ | _ | _ | _ | _ | CLCIN2 <sup>(1)</sup><br>CLCIN6 <sup>(1)</sup> | | _ | CTS2 <sup>(1)</sup> | _ | IOCB6 | _ | ICSPCLK | | RB7 | 40 | 15 | 17 | 19 | ANB7 | DAC1OUT2 | _ | _ | T6IN <sup>(1)</sup> | PWM3ERS(1) | _ | CLCIN3 <sup>(1)</sup><br>CLCIN7 <sup>(1)</sup> | | - | RX2 <sup>(1)</sup> | _ | IOCB7 | _ | ICSPDAT | | c | ontinu | ed | | | | | | | | | | | | | | | | | | |--------------------|-------------------|-------------------|-------------------|-----------------------------|------|-----------|------------|-----|-------------------------------------------------------------------------------------|----------------------------------------------|-----|-----|---------------------|------------------|---------------------|-----|-------|-----------|-----------------| | I/O <sup>(2)</sup> | 40<br>Pin<br>PDIP | 40<br>Pin<br>VQFN | 44<br>Pin<br>TQFP | 48<br>Pin<br>TQFP /<br>VQFN | A/D | Reference | Comparator | ZCD | Timers/SMT | 16-bit PWM/<br>CCP | cwg | CLC | SPI | I <sup>2</sup> C | UART | DSM | юс | Interrupt | Basic | | RC0 | 15 | 30 | 32 | 34 | ANC0 | _ | _ | _ | T1CKI <sup>(1)</sup> T3CKI <sup>(1)</sup> T3G <sup>(1)</sup> SMT1WIN <sup>(1)</sup> | _ | _ | _ | _ | _ | _ | _ | IOCC0 | _ | sosco | | RC1 | 16 | 31 | 35 | 35 | ANC1 | _ | _ | _ | SMT1SIG <sup>(1)</sup> | CCP2 <sup>(1)</sup> | _ | _ | _ | _ | _ | _ | IOCC1 | _ | SOSCIN<br>SOSCI | | RC2 | 17 | 32 | 36 | 40 | ANC2 | _ | _ | _ | T5CKI <sup>(1)</sup> | PWMIN0 <sup>(1)</sup><br>CCP1 <sup>(1)</sup> | _ | _ | _ | _ | _ | _ | IOCC2 | _ | _ | | RC3 | 18 | 33 | 37 | 41 | ANC3 | _ | _ | _ | T2IN(1) | PWM1ERS <sup>(1)</sup> | _ | _ | SCK1 <sup>(1)</sup> | SCL1(3,4) | _ | _ | IOCC3 | _ | _ | | RC4 | 23 | 38 | 42 | 46 | ANC4 | _ | _ | _ | _ | _ | _ | _ | SDI1 <sup>(1)</sup> | SDA(3,4) | _ | _ | IOCC4 | _ | _ | | RC5 | 24 | 39 | 43 | 47 | ANC5 | _ | _ | _ | T4IN(1) | PWM2ERS <sup>(1)</sup> | _ | _ | _ | _ | _ | _ | IOCC5 | _ | _ | | RC6 | 25 | 40 | 44 | 48 | ANC6 | _ | _ | _ | _ | PWMIN1 <sup>(1)</sup> | _ | _ | _ | _ | CTS1 <sup>(1)</sup> | _ | IOCC6 | _ | _ | | RC7 | 26 | 1 | 1 | 1 | ANC7 | _ | _ | _ | _ | _ | _ | _ | _ | _ | RX1 <sup>(1)</sup> | _ | IOCC7 | _ | _ | | RD0 | 19 | 34 | 38 | 42 | AND0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RD1 | 20 | 35 | 39 | 43 | AND1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RD2 | 21 | 36 | 40 | 44 | AND2 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RD3 | 22 | 37 | 41 | 45 | AND3 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RD4 | 27 | 2 | 2 | 2 | AND4 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RD5 | 28 | 3 | 3 | 3 | AND5 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RD6 | 29 | 4 | 4 | 4 | AND6 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RD7 | 30 | 5 | 5 | 5 | AND7 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RE0 | 8 | 23 | 25 | 27 | ANE0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RE1 | 9 | 24 | 26 | 28 | ANE1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RE2 | 10 | 25 | 27 | 29 | ANE2 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RE3 | 1 | 16 | 18 | 20 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | IOCE3 | _ | Vpp/MCLR | | RF0 | _ | _ | _ | 36 | ANF0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | | RF1 | _ | _ | _ | 37 | ANF1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | | RF2 | _ | _ | _ | 38 | ANF2 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | | RF3 | _ | _ | _ | 39 | ANF3 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | | RF4 | _ | _ | _ | 12 | ANF4 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | | RF5 | _ | _ | _ | 13 | ANF5 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | | RF6 | _ | _ | _ | 14 | ANF6 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | | RF7 | _ | _ | _ | 15 | ANF7 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | PIC18 Q43 | | continu | ed | | | | | | | | | | | | | | | | | | |--------------------|-------------------|-------------------|-------------------|-----------------------------|------------------|-----------|----------------|-----|------------|----------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------|-----------------------------|------------------|-----------------------------------------------------------------------|------|----|-----------|---------------------| | <sub>I/O</sub> (2) | 40<br>Pin<br>PDIP | 40<br>Pin<br>VQFN | 44<br>Pin<br>TQFP | 48<br>Pin<br>TQFP /<br>VQFN | | Reference | Comparator | ZCD | Timers/SMT | 16-bit PWM/<br>CCP | cwg | CLC | SPI | I <sup>2</sup> C | UART | DSM | юс | Interrupt | Basic | | | 12, 31 | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | Vss | | V <sub>DD</sub> (5 | 11, 32 | 7, 26 | 7, 28 | 7, 30 | | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | V <sub>DD</sub> (5) | | оит <sup>(2</sup> | | | | | ADGRDA<br>ADGRDB | _ | C1OUT<br>C2OUT | _ | TMR0 | PWM11 PWM12 PWM21 PWM22 PWM31 PWM32 CCP1 CCP2 CCP3 | CWG1D<br>CWG2A<br>CWG2B<br>CWG2C<br>CWG2D<br>CWG3A | CLC1OUT CLC2OUT CLC3OUT CLC4OUT CLC5OUT CLC6OUT CLC7OUT CLC8OUT | SCK1<br>SDO1<br>SS2<br>SCK2 | SDA1<br>SCL1 | DTR1 RTS1 TX1 DTR2 RTS2 TX2 DTR3 RTS3 TX3 DTR4 RTS4 TX4 DTR5 RTS5 TX5 | DSM1 | _ | _ | _ | #### Note: - 1. This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to the peripheral input selection table for details on which port pins may be used for this signal. - 2. All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in the peripheral output selection table. - 3. This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers. - 4. These pins are configured for I<sup>2</sup>C logic levels; The SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds. - 5. A 0.1 uF bypass capacitor to VSS is required on all VDD pins. # **Table of Contents** | Description | 1 | |----------------------------|---| | PIC18 Q43 Family Types | 1 | | Core Features | 2 | | Memory | 2 | | Operating Characteristics | 3 | | Power-Saving Functionality | 3 | | Digital Peripherals | 3 | | Analog Peripherals | 5 | | Clocking Structure | 5 | | Programming/Debug Features | 6 | | Packages | 6 | | Pin Diagrams | 6 | | Pin Allocation Tables | 9 | |--------------------------------------------|----| | The Microchip Web Site | 17 | | Customer Change Notification Service | 17 | | Customer Support | 17 | | Microchip Devices Code Protection Feature | 17 | | Legal Notice | 18 | | Trademarks | 18 | | Quality Management System Certified by DNV | 19 | | Worldwide Sales and Service | 20 | ## The Microchip Web Site Microchip provides online support via our web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # **Customer Change Notification Service** Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions. ## **Customer Support** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://www.microchip.com/support # Microchip Devices Code Protection Feature Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. • Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. ## **Legal Notice** Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2019, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. ISBN: 978-1-5224-4192-2 # **Quality Management System Certified by DNV** #### ISO/TS 16949 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # **Worldwide Sales and Service** | AMERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE | |---------------------------|-----------------------|-------------------------|-----------------------| | Corporate Office | Australia - Sydney | India - Bangalore | Austria - Wels | | 2355 West Chandler Blvd. | Tel: 61-2-9868-6733 | Tel: 91-80-3090-4444 | Tel: 43-7242-2244-39 | | Chandler, AZ 85224-6199 | China - Beijing | India - New Delhi | Fax: 43-7242-2244-393 | | Tel: 480-792-7200 | Tel: 86-10-8569-7000 | Tel: 91-11-4160-8631 | Denmark - Copenhagen | | Fax: 480-792-7277 | China - Chengdu | India - Pune | Tel: 45-4450-2828 | | echnical Support: | Tel: 86-28-8665-5511 | Tel: 91-20-4121-0141 | Fax: 45-4485-2829 | | nttp://www.microchip.com/ | China - Chongqing | Japan - Osaka | Finland - Espoo | | support | Tel: 86-23-8980-9588 | Tel: 81-6-6152-7160 | Tel: 358-9-4520-820 | | Veb Address: | China - Dongguan | Japan - Tokyo | France - Paris | | www.microchip.com | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770 | Tel: 33-1-69-53-63-20 | | Atlanta | China - Guangzhou | Korea - Daegu | Fax: 33-1-69-30-90-79 | | Ouluth, GA | Tel: 86-20-8755-8029 | Tel: 82-53-744-4301 | Germany - Garching | | el: 678-957-9614 | China - Hangzhou | Korea - Seoul | Tel: 49-8931-9700 | | ax: 678-957-1455 | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200 | Germany - Haan | | ustin, TX | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400 | | el: 512-257-3370 | Tel: 852-2943-5100 | Tel: 60-3-7651-7906 | Germany - Heilbronn | | Soston | China - Nanjing | Malaysia - Penang | Tel: 49-7131-67-3636 | | Vestborough, MA | Tel: 86-25-8473-2460 | Tel: 60-4-227-8870 | Germany - Karlsruhe | | el: 774-760-0087 | China - Qingdao | Philippines - Manila | Tel: 49-721-625370 | | ax: 774-760-0088 | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065 | Germany - Munich | | Chicago | China - Shanghai | Singapore | Tel: 49-89-627-144-0 | | asca, IL | Tel: 86-21-3326-8000 | Tel: 65-6334-8870 | Fax: 49-89-627-144-44 | | el: 630-285-0071 | China - Shenyang | Taiwan - Hsin Chu | Germany - Rosenheim | | ax: 630-285-0075 | Tel: 86-24-2334-2829 | Tel: 886-3-577-8366 | Tel: 49-8031-354-560 | | allas | China - Shenzhen | Taiwan - Kaohsiung | Israel - Ra'anana | | ddison, TX | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830 | Tel: 972-9-744-7705 | | el: 972-818-7423 | China - Suzhou | Taiwan - Taipei | Italy - Milan | | ax: 972-818-2924 | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600 | Tel: 39-0331-742611 | | etroit | China - Wuhan | Thailand - Bangkok | Fax: 39-0331-466781 | | lovi, MI | Tel: 86-27-5980-5300 | Tel: 66-2-694-1351 | Italy - Padova | | el: 248-848-4000 | China - Xian | Vietnam - Ho Chi Minh | Tel: 39-049-7625286 | | louston, TX | Tel: 86-29-8833-7252 | Tel: 84-28-5448-2100 | Netherlands - Drunen | | el: 281-894-5983 | China - Xiamen | | Tel: 31-416-690399 | | ndianapolis | Tel: 86-592-2388138 | | Fax: 31-416-690340 | | loblesville, IN | China - Zhuhai | | Norway - Trondheim | | el: 317-773-8323 | Tel: 86-756-3210040 | | Tel: 47-72884388 | | ax: 317-773-5453 | | | Poland - Warsaw | | el: 317-536-2380 | | | Tel: 48-22-3325737 | | os Angeles | | | Romania - Bucharest | | Mission Viejo, CA | | | Tel: 40-21-407-87-50 | | el: 949-462-9523 | | | Spain - Madrid | | ax: 949-462-9608 | | | Tel: 34-91-708-08-90 | | el: 951-273-7800 | | | Fax: 34-91-708-08-91 | | taleigh, NC | | | Sweden - Gothenberg | | el: 919-844-7510 | | | Tel: 46-31-704-60-40 | | ew York, NY | | | Sweden - Stockholm | | el: 631-435-6000 | | | Tel: 46-8-5090-4654 | | an Jose, CA | | | UK - Wokingham | | el: 408-735-9110 | | | Tel: 44-118-921-5800 | | el: 408-436-4270 | | | Fax: 44-118-921-5820 | | anada - Toronto | | | | | el: 905-695-1980 | | | | | ax: 905-695-2078 | | | | # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: # Microchip: PIC18F27Q43-I/SS PIC18F27Q43-I/STX PIC18F47Q43T-I/MP PIC18F47Q43T-I/PT PIC18F57Q43-E/PT PIC18F57Q43-I/PT PIC18F57Q43T-I/PT PIC18F27Q43-I/SP PIC18F47Q43-E/P PIC18F47Q43-E/PT PIC18F47Q43-E/PT PIC18F47Q43-E/PT PIC18F47Q43-E/SP PIC18F27Q43-E/SP PIC18F27Q43-E/SP PIC18F27Q43-E/SP PIC18F27Q43-E/SP PIC18F27Q43T-I/SS PIC18F27Q43T-I/SS PIC18F27Q43T-I/SS PIC18F27Q43T-I/SS PIC18F45Q43-I/PT PIC18F46Q43-I/PT PIC18F56Q43-I/PT