### <span id="page-0-0"></span>**General Description**

The MAX40662 is a 4-channel transimpedance amplifier for optical distance measurement receivers in light detection and ranging (LiDAR) applications. Low noise, high gain, low group delay, and fast recovery from overload make this quad TIA ideal for time-of-flight distance-measurement applications. The four input transimpedance stages are multiplexed to a pair of differential outputs. Important features include 2.1pA/√Hz input-referred noise density, an internal current input clamp (up to 2A for 10ns pulses), pin-selectable 25kΩ and 50kΩ transimpedance, and wide 440MHz bandwidth. An offset current input allows optional output offset adjustment to the output voltage. A low-power/standby mode can be used to help reduce average power supply current between pulses.

The MAX40662 is available in a 16-pin, 4mm x 4mm, TQFN package with side-wettable flanks and is specified over the -40°C to +125°C automotive operating temperature range.

## <span id="page-0-1"></span>**Applications**

- Optical Time-of-Flight Distance Measurement
- **LiDAR Receivers**
- Automotive Driver Assistance Systems

### **Benefits and Features**

- AEC-Q100
- Enables ASIL Compliance (FMEDA Available upon Request)
- Internal Multiplexer
- Bandwidth =  $440MHz$  (typ), 300MHz (min)
- Low Noise: 2.1pA/√Hz
- Optimized for  $C_{IN} = 0.5pF$  to 5pF
- Two Pin-Selectable Transimpedance Values
	- 25kΩ
	- 50kΩ
- OFFSET Input Enables DC Offset Cancellation from Photodiode at IN\_ Input
- LP Input Reduce Power Dissipation between Pulses
- Internal Clamps for Input Current up to 2A for 10ns Pulses
- 3.3V Operation
- 16-Pin, 4mm x 4mm TQFN Package with Side-Wettable Flanks

*[Ordering Information](#page-18-0) appears at end of data sheet.*

<span id="page-0-2"></span>



# MAX40662

# Quad Transimpedance Amplifier with Input Current Clamp and Multiplexer for LiDAR

## **TABLE OF CONTENTS**



## LIST OF FIGURES



## LIST OF TABLES



## **Absolute Maximum Ratings**

<span id="page-4-0"></span>

*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.*

## <span id="page-4-1"></span>**Package Information**

### <span id="page-4-2"></span>**16 TQFN**



For the latest package outline information and land patterns (footprints), go to *[www.maximintegrated.com/packages](http://www.maximintegrated.com/packages)*. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to *[www.maximintegrated.com/thermal-tutorial](http://www.maximintegrated.com/thermal-tutorial)*.

## <span id="page-4-3"></span>**Electrical Characteristics**

(VCC = +2.9V to +3.5V, VCL = VCC, 100Ω AC-coupled load between OUTN and OUTP, TA = -40°C to +125°C, CIN = 0.5pF (*[Note 1](#page-5-0)*), Input current is defined as flowing out of IN\_. Typical values are at  $V_{CC}$  = +3.3V and T<sub>A</sub> = +25°C, unless otherwise noted.)



Die Attach Temperature....................................................+400°C

## **Electrical Characteristics (continued)**

(V<sub>CC</sub> = +2.9V to +3.5V, V<sub>CL</sub> = V<sub>CC</sub>, 100 $\Omega$  AC-coupled load between OUTN and OUTP, T<sub>A</sub> = -40°C to +125°C, C<sub>IN</sub> = 0.5pF (*[Note 1](#page-5-0)*), Input current is defined as flowing out of IN\_. Typical values are at  $V_{CC}$  = +3.3V and T<sub>A</sub> = +25°C, unless otherwise noted.)



<span id="page-5-0"></span>Note 1: Limits are 100% tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range and relevant supply voltage range are<br>guaranteed by design and characterization.

<span id="page-5-1"></span>**Note 2:** Linearity is calculated as follows: For 25kΩ transimpedance, Linearity = (Large signal gain at 20µA – Large signal gain at 2μA)/Large signal gain at 2μA, where large signal gain at X is (V<sub>OUT</sub> at Ĭ\_IN = X - V<sub>OUT</sub> at Ĭ\_IN = 0). For 50kΩ transimpedance,<br>Linearity = (Large signal gain at 10μA – Large signal gain at 1μA)/Large signal gain at 1μ (V<sub>OUT</sub> at I\_IN = X - V<sub>OUT</sub> at I\_IN = 0)

<span id="page-5-2"></span>**Note 3:** -3dB bandwidth is measured relative to the gain at 10MHz.

## <span id="page-6-0"></span>**Typical Operating Characteristics**

(V<sub>CC</sub> = +3.3V, V<sub>CL</sub> = V<sub>CC</sub>, 100 $\Omega$  AC-coupled load between OUTN and OUTP, T<sub>A</sub> = +25°C, C<sub>IN</sub> = 0.5pF)





**ACTIVE SUPPLY CURRENT** vs. SUPPLY VOLTAGE  $D_{\text{C-IN}} = 0 \mu A$  $0.5$  $= +125^{\circ}$ C  $A = +125$ °C<br>GAIN = 250  $\mathbf{0}$  $\mathsf{GAN} = 50\Omega$  $0.5$ SUPPLY CURRENT CHANGE (%)  $-1$  $-1.5$  $\frac{1}{4}$  = 40°C  $-2$  $GAN = 25\Omega$  $2.5$  $GAIN = 50 $\Omega$$  $\overline{\phantom{a}}$  $= +25^{\circ}$ C  $3.5$  $GAIN = 250$  $-4$ GAIN =  $50\Omega$  $4.5$  $-5$  $-5.5$ NORMALIZED AT V<sub>CC</sub> = 3.3V  $\,$  6  $2.9\,$  $3.1$  $3.3$  $3.5$ SUPPLY VOLTAGE (V)

**LOW-POWER SUPPLY CURRENT** vs. SUPPLY VOLTAGE  $\overline{1}$ 





OUTPUT OFFSET VOLTAGE

vs. SUPPLY VOLTAGE

 $T_A = +25^{\circ}C$ 

 $GAIN = 25k\Omega$ , 50k $\Omega$ 

GAIN =  $25k\Omega$ , 50k $\Omega$ 

 $T_A = 40^{\circ}$ C

SUPPLY VOLTAGE (V)

 $33$ 

 $3.5$ 

15

 $10$ 

 $\overline{5}$ 

 $\mathbf 0$ 

 $-5$ 

 $-10$ 

 $2.9$ 

OUTPUT OFFSET VOLTAGE (mV)

 $T_A$  = +125°C

= 25k $\Omega$ , 50k $\Omega$ 

 $3.1$ 

GAIN





OUTPUT DIFFERENTIAL VOLTAGE vs. **INPUT DC CURRENT** 1  $+125^\circ$  $GAIN = 25k\Omega$  $0.8$  $V_{CC}$  = +3.3V  $0.6$  $0.4$  $0.2$  $T_A$  = +25°C  $\overline{\phantom{0}}$  $T_A = 40^{\circ}$ C  $0.2$  $0.4$  $0.6$  $0.8$  $\mathcal{A}$  $-1.2$  $-200$  $-150$  $-100$  $-50$  $\mathbf{0}$ 50

I<sub>IN</sub> INPUT CURRENT (µA)







OUTPUT COMMON-MODE VOLTAGE

www.maximintegrated.com **Maxim Integrated | 7** 

## **Typical Operating Characteristics (continued)**

(V<sub>CC</sub> = +3.3V, V<sub>CL</sub> = V<sub>CC</sub>, 100 $\Omega$  AC-coupled load between OUTN and OUTP, T<sub>A</sub> = +25°C, C<sub>IN</sub> = 0.5pF)



OUTPUT DIFFERENTIAL VOLTAGE vs. OFFSET

**ADJUSTMENT CURRENT INPUT** 

 $= 0uA$ 

900

700

500

300

100

 $-100$ 

 $-300$ 

 $-500$ 

-700

 $-900$ 

 $-100$  $-80$  $-60$  $-40$  $-20$ 

OUTPUT DIFFERENTIAL VOLTAGE (mV)

 $GAIN = 25kC$ 

 $I_{DCIM}$  = -20µA

**DC.IN** 

=  $10 \mu$ <sup> $\mu$ </sup>



OUTPUT DIFFERENTIAL VOLTAGE vs. OFFSET **ADJUSTMENT CURRENT INPUT** 



 $+3.5\sqrt{ }$ 

7

 $+2.9V$ 

95 110 125



**OUTPUT DIFFERENTIAL VOLTAGE vs. INPUT DC CURRENT** 1000  $GAN = 25k\Omega$  $I_{\text{OFFSET}}$  = +10 $\mu$ A 800 OUTPUT DIFFERENTIAL VOLTAGE (mV)  $I<sub>over</sub> = +20<sub>U</sub>A$ 600 400 200  $\mathbf{0}$  $I<sub>OFFSET</sub> = 0<sub>µ</sub>A$  $-200$ OFFSET = 10µA 400  $F = 20 \mu$  $-600$  $-800$  $-1000$  $-100$ 50  $\overline{0}$ 50 INPUT CURRENT (µA)







INPUT CURRENT (µA)

 $+10<sub>u</sub>A$  $= +20uA$ C4M  $\mathbf{0}$  $20$ 40 OFFSET ADJUSTMENT CURRENT INPUT (µA)

## **Typical Operating Characteristics (continued)**

(V<sub>CC</sub> = +3.3V, V<sub>CL</sub> = V<sub>CC</sub>, 100 $\Omega$  AC-coupled load between OUTN and OUTP, T<sub>A</sub> = +25°C, C<sub>IN</sub> = 0.5pF)

















3dB BANDWIDTH vs. INPUT CAPACITANCE





## **Typical Operating Characteristics (continued)**

(V<sub>CC</sub> = +3.3V, V<sub>CL</sub> = V<sub>CC</sub>, 100 $\Omega$  AC-coupled load between OUTN and OUTP, T<sub>A</sub> = +25°C, C<sub>IN</sub> = 0.5pF)



## <span id="page-9-0"></span>**Pin Configuration**

### **TQFN**

<span id="page-9-1"></span>

## <span id="page-9-2"></span>**Pin Description**



# **Pin Description (continued)**



# **Functional Diagram**

<span id="page-11-0"></span>

## <span id="page-12-0"></span>**Detailed Description**

### <span id="page-12-1"></span>**Operation**

A typical TIA amplifies the current out of the photodiode (APD) by letting it pass into its input and through a feedback resistor, but the MAX40662 provides current out of the IN pins when the APD is reverse-biased and under optical illumination. When an APD with a negative bias voltage is connected to one of the four TIA inputs, the signal current flows out of the amplifier's summing node. The input current flows through an internal load resistor to develop a voltage.

An internal clamp circuit protects against input currents as high as 2A for a 10ns pulse at 0.5% duty cycle. (Longer pulses or higher duty cycles will reduce this value.) The clamp circuit also maintains very fast overload recovery times (about 2ns) for input currents up to 100mA (see the *[Block Diagram](#page-0-2)*).

### <span id="page-12-2"></span>**Gain Stages**

Each input stage has a transimpedance of 12.5kΩ. The input stage outputs are then applied to the input of the multiplexer, and the selected output signal is then applied to the input of the second stage.

The second gain stage post multiplexer provides additional gain of 4 or 2 depending on the logic level on GAIN pin and converts the selected transimpedance amplifier's single-ended output into a differential signal. This stage is designed to drive a 100Ω differential load between OUT+ and OUT-. For optimum supply noise rejection, the outputs should be terminated with differential loads. The single-ended outputs do not drive a DC-coupled grounded load. The outputs should be AC-coupled or terminated to  $V_{CC}$ . If a single-ended output is required, both the used and unused outputs should be terminated in a similar manner.

### <span id="page-12-3"></span>**Inputs to TIA**

The MAX40662 input structure is designed in such a way that any optical illumination with proper biasing on the APD would allow current to flow out of the IN pins into the respective APDs. Each input pin has an internal DC bias of 0.86V on it.

### <span id="page-12-4"></span>**OFFSET Inputs**

The OFFSET pin is an input pin. The offset input current for any channel, IOFFSET, is the current flowing from the OFFSET pin. This current affects the TIA's output voltage with a polarity opposite that of the current flowing from IN, so it may be used to effectively apply an offset to the output voltage. The OFFSET pin is biased internally to the same voltage as the IN\_ pins at 0.86V.

### <span id="page-12-5"></span>**Multiplexer**

The SEL1 and SEL0 logic inputs select the input channel whose output will be passed to the second gain stage. The active channel is selected as shown in the following table.

### <span id="page-12-7"></span>**Table 1. Channel Selection Using SEL1 and SEL0**



### <span id="page-12-6"></span>**LP Input**

The low power (LP) input accepts a logic signal that can be used to put the circuit into a low-power mode, thereby reducing the supply current from 56mA to 21mA (typ). Driving this input with a logic-high enables the circuit, while a logiclow disables the circuit and places it into the low-power mode.

## <span id="page-13-0"></span>**Applications Information**

### <span id="page-13-1"></span>**Photodiode**

Noise performance and bandwidth are adversely affected by capacitance on a TIA's input node. Although the MAX40662 is less sensitive than most TIAs to input capacitance, it is good practice to minimize any unnecessary capacitance. The MAX40662 is optimized for 0.5pF to 5pF of capacitance on the input. Selecting low-capacitance photodiodes helps to minimize the total input capacitance on the input pin. Assembling the TIA in die form using chip and wire technology provides the lowest capacitance inputs and the best possible performance.

### <span id="page-13-2"></span>**Supply Filter**

Sensitive optical receivers require wideband power supply decoupling. Power supply bypassing should provide low impedance between  $V_{CC}$  and ground for frequencies between 10kHz and 700MHz. Isolate the amplifiers from noise sources with LC supply filters and shielding.

Place a supply filter as close to the MAX40662 supply pin as possible, and it is a good practice to use multiple bypass capacitors like 100pF, 2.2nF, and 1μF in parallel.

### <span id="page-13-3"></span>**AC or DC-Coupling on Input**

Coupling choice of electrical signal from APD to the TIA is a major design decision a system designer has to make based on the trade-offs.

The DC-coupled input design, as shown in **Figure 1**, is the least complicated and takes minimum number of components that serves best in saving PCB space and cost. In DC-coupled mode, input channel switching times are rapid on the order of <20ns and saturation recovery times are minimal. However, photodiode dark currents and ambient light DC components will be fed to the output of the TIA.

For that reason, AC-coupling on the input, as shown in **[Figure 2](#page-16-1)**, is preferred to block DC components and preserve dynamic range of the TIA. However, in AC-coupled mode, there is additional delay in channel switching time depending on the value of input capacitor as that introduces RC delay. Channel switching also introduces multiplexer switching glitch, and the input signal cannot be read until this switch glitch is settled. An AC-coupling capacitor of 100pF is a good starting point and can be adjusted based on timing requirements of the design.

### <span id="page-13-4"></span>**Input Capacitance and Its Effect**

In TIAs, bandwidth, noise, and rise time of the output pulse depend on the input capacitance presented by the APD. The more the capacitance on the input, noise increases, bandwidth and the output pulse rise time reduces. As a result, an APD with a smaller input capacitance need to be chosen and also the input's trace parasitic capacitance need to be minimized.

The MAX40662 has a unique architecture that does not have a huge effect on the bandwidth based on the input capacitance, but the noise goes up and output pulse rise time slows down as expected. From the bandwidth information shown in *[Typical Operating Characteristics](#page-6-0)* section, one can estimate output rise time for a given input capacitance from the below relationship:

### $t_R = 0.35/BW$

As a result of preserving higher bandwidth compared to a traditional TIA at higher input capacitance, integrated output noise of the MAX40662 output is slightly higher due to having wide bandwidth output signal.

### <span id="page-13-5"></span>**Input Dynamic Range of MAX40662**

The MAX40662 offers linear input current range of 40μA and 20μA for 25kΩ and 50kΩ transimpedance settings, respectively. Input currents any higher would saturate the output and will have no pulse stretching for currents all the way till 100mA. Each input has an independent current clamps that can handle current as high as 100mA. Input current as high as 2A is also supported, but at 10ns pulse width and 0.5% duty cycle.

### <span id="page-14-0"></span>**Layout Considerations**

Some critical layout guidelines are listed below:

- A differential microstrip is the recommended layout for MAX40662 outputs with terminations close to the outputs. Care must be taken to avoid unwanted stubs by removing ground below the traces that are not part of the 50Ω termination line leading into input pins. The parasitic capacitance created between traces and ground slow down and even distort the signals by creating reflections on the path.
- The input trace connecting the photodiode to IN of the MAX40662 should be as short as possible and have ground etched/removed underneath. This will reduce/avoid unwanted parasitic capacitance created in the PCB. Having longer trace lengths will increase the parasitic inductance in signal trace paths.
- As there ought to be four input traces in design, it is critical to include a ground isolation between them to minimize channel-to-channel coupling.
- Use a PCB with a low-impedance ground plane.
- Mount one or more 10nF ceramic capacitors between GND and  $V_{CC}$  as close to the pins as possible. Multiple bypass capacitors help to reduce the effect of trace impedance and capacitor ESR.
- Choose bypass capacitors for minimum inductance and ESR.
- Use a 100Ω termination resistor for the output connected directly between OUTP and OUTN after the AC-coupling capacitors, if practical. If the destination inputs cannot be located adjacent to the outputs, use a 100Ω microstrip between the output pins and the termination resistor, which should be close to the inputs of the destination component. This will avoid the creation of stub beyond the termination resistor, which will cause reflections. The added length of the differential trace has less degrading effects than added stub length.
- Minimize any parasitic layout inductance.
- It is recommended to use higher performance substrate materials (e.g., Rogers).

### <span id="page-14-1"></span>**Slew Rate on the Supply Ramp**

The ramp rate of the supply needs to be 50μs or more to make sure the core clamp is not triggered during power-up. If the supply ramp is faster than 50μs, then the core clamp triggers and there will be excess current consumption for about 6μs.

## <span id="page-15-0"></span>**Typical Application Circuits**

## <span id="page-15-1"></span>**DC-Coupled Receiver**

<span id="page-15-2"></span>

*Figure 1. Typical Application with DC-Coupled Negative Bias APD Receiver TIA*

In [Figure 1](#page-15-2), a typical application circuit with the MAX40662 is shown in DC-coupled mode with negative bias on APD.

A 4-APD array in a receiver is shown for simplicity to match the 4-channel inputs on the MAX40662. In reverse-bias condition, based on the amount of light incident on the APDs, current flows out of the IN pin of the TIA and flows through the respective APD.

 $R<sub>l IMIT</sub>$  helps in limiting the AC currents through the APD under extreme optical illumination and at the same time isolates the high negative bias voltage on the input pins of the MAX40662 in case of a short fault on the APD.

The DC-coupled and negative bias APD receiver test setup shown in **[Figure 1](#page-15-2)** is the most convenient setup, as it requires the least amount of components and, at the same time, provides rapid saturation recovery time and faster channel switching through the 4:1 multiplexer.

## **Typical Application Circuits (continued)**

## <span id="page-16-0"></span>**AC-Coupled Negative Bias APD Receiver TIA**

<span id="page-16-1"></span>

*Figure 2. AC-Coupled Negative Bias APD Receiver TIA*

In [Figure 2](#page-16-1), a typical application circuit with the MAX40662 is shown in AC-coupled mode with negative bias on the APD.

A 4-APD array in a receiver is shown for simplicity to match the 4-channel inputs on the MAX40662. In a reverse-bias condition, based on the amount of light incident on the APDs, current flows out of the IN pin of the TIA and flows through the respective APD. Four resistors on each APD cathode establish a DC-biasing point to the APD, as there are DC-blocking capacitors on the inputs of TIA.

 $R<sub>l IMIT</sub>$  helps in limiting the AC currents through the APD under extreme optical illumination. In terms of sizing the biasing resistor vs. R<sub>LIMIT</sub>, it must be experimented during prototype stage based on the application requirement as biasing resistors and input-coupling capacitors form an RC time constant. Also, R<sub>LIMIT</sub> needs to be much smaller compared to the biasing resistor in order to provide a low impedance path for AC currents to flow through the APDs.

## **Typical Application Circuits (continued)**

## <span id="page-17-0"></span>**AC-Coupled Positive Bias APD Receiver TIA**

<span id="page-17-1"></span>

*Figure 3. AC-Coupled Positive Bias APD Receiver TIA*

In [Figure 3](#page-17-1), a typical application circuit with the MAX40662 is shown in AC-coupled mode with positive bias on the APD. This setup is mainly preferred if there is no negative bias available in the system.

A 4-APD array in a receiver is shown for simplicity to match the 4-channel inputs on the MAX40662. In reverse-bias condition, based on the amount of light incident on the APDs, current flows out of the IN pin of the TIA and flows through the respective APD. Four resistors on each APD cathode establish a DC-biasing point to the APD, as there are DC-blocking capacitors on the inputs of the TIA.

 $R<sub>l IMIT</sub>$  helps in limiting the AC currents through the APD under extreme optical illumination. In terms of sizing the biasing resistor vs  $R_{LIMIT}$ , it must be experimented during prototype stage based on the application requirement as biasing resistors and input-coupling capacitors form an RC time constant. Also, R<sub>LIMIT</sub> needs to be much smaller compared to the biasing resistor in order to provide a low-impedance path for the AC currents to flow through the APDs.

## <span id="page-18-0"></span>**Ordering Information**



*+Denotes a lead(Pb)-free/RoHS-compliant package.*

*T = Tape-and-reel.*

*/V Denotes an automotive-qualified part.*

## <span id="page-19-0"></span>**Revision History**



For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

*Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.*

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Maxim Integrated](https://www.mouser.com/maxim-integrated): [MAX40662ATE/VY+T](https://www.mouser.com/access/?pn=MAX40662ATE/VY+T)