#### CoolSET<sup>™</sup> 5th Generation Quasi Resonant Plus - in DSO-12 Package #### **Features** - Integrated 800 V avalanche rugged CoolMOS™ - Novel Quasi Resonant operation and proprietary implementation for low EMI - Active Burst Mode with selectable entry and exit standby power to reach the lowest standby power <100 mW</li> - · Fast startup achieved with cascode configuration - Digital frequency reduction for higher system efficiency - Minimum switching frequency difference between low & high line for higher system efficiency & low EMI - Cycle-by-cycle peak current limitation - Maximum on/off time limitation to avoid audible noise during start up and power down - Auto restart mode protection for VCC Over Voltage, VCC Under Voltage, Over load/Open Loop, Line/Output Over Voltage, Brownout, Over Temperature - · Increased pin voltage rating for ease of system design - Pb-free lead plating, halogen-free mold compound, RoHS compliant #### **Potential applications** - Auxiliary power supply for home appliances/white goods, TV, PC & server - · Blu-ray player, set-top box & LCD/LED monitor #### **Product validation** Product validation according to JEDEC standard. #### **Description** The ICE5QRxx80BG-1 is the CoolSET™ 5th generation Quasi Resonant Plus of integrated power IC optimized for off-line switch power supply in cascode configuration. It is housed in single package with 2 separate chips: one is controller chip and other is HV MOSFET chips. The IC can achieve lower EMI and higher efficiency with improved digital frequency reduction through the proprietary novel Quasi-Resonant operation. The Active Burst Mode enables flexibility in standby power range selection. The product has a wide operation range (10 ~ 32V) of IC power supply and lower power consumption. The numerous protection functions including the robust line protection (both input OVP and brownout) to support the protections of the power supply system in failure situations. All of these make the CoolSET™ 5th generation Quasi Resonant Plus series an outstanding integrated power device in Quasi Resonant flyback converter in the market. #### **Datasheet** Description #### Table 1 Output power of CoolSET™ 5th Generation Quasi Resonant Plus in flyback design | Туре | Package | Marking | VDS | R <sub>DS(on)</sub> <sup>1</sup> | 220 V AC<br>±20% <sup>2</sup> | 85-300 V AC <sup>2</sup> | |----------------|-----------|-------------|-------|----------------------------------|-------------------------------|--------------------------| | ICE5QR4780BG-1 | PG-DSO-12 | 5QR4780BG-1 | 800 V | 4.13 Ω | 28 W | 15 W | | ICE5QR2280BG-1 | PG-DSO-12 | 5QR2280BG-1 | 800 V | 2.13 Ω | 42 W | 23 W | | ICE5QR1680BG-1 | PG-DSO-12 | 5QR1680BG-1 | 800 V | 1.53 Ω | 50 W | 27 W | | ICE5QR0680BG-1 | PG-DSO-12 | 5QR0680BG-1 | 800 V | 0.71 Ω | 77 W | 42 W | <sup>1.</sup> Typically at $T_j = 25$ °C (inclusive of low side MOSFET). <sup>2.</sup> Calculated maximum output power rating in an open frame design at $T_a = 50^{\circ}\text{C}$ , $T_j = 125^{\circ}\text{C}$ (integrated high voltage MOSFET) and using minimum drain pin copper area in a 2 oz copper single-sided PCB. The output power figure is for selection purpose only. The actual power can vary depending on the designs. Contact a technical expert from Infineon of for more information. ## Datasheet Table of contents ## **Table of contents** | | Table of contents | 3 | |---------|----------------------------------------------------------|----| | 1 | Pin configuration and functionality | 5 | | 2 | Representative block diagram | 6 | | 3 | Functional description | 7 | | 3.1 | VCC pre-charging and typical VCC voltage during start-up | 7 | | 3.2 | Soft-start | 7 | | 3.3 | Normal operation | 8 | | 3.3.1 | Digital Frequency Reduction | 8 | | 3.3.1.1 | Minimum ZC Count Determination | 8 | | 3.3.1.2 | Up/Down Counter | 8 | | 3.3.1.3 | Zero Crossing (ZC Counter) | 9 | | 3.3.2 | Ringing Suppression Time | 10 | | 3.3.2.1 | Switch on determination | 10 | | 3.3.2.2 | Switch off determination | 10 | | 3.3.3 | Modulated gate drive | 11 | | 3.3.4 | Current Limitation | 11 | | 3.4 | Active Burst Mode (ABM) with selectable power level | 12 | | 3.4.1 | Entering Burst Mode Operation | 13 | | 3.4.2 | During ABM operation | 13 | | 3.4.3 | Leaving ABM operation | 13 | | 3.5 | Protection functions | 14 | | 3.5.1 | Line Over Voltage | 15 | | 3.5.2 | Brownout | 15 | | 3.5.3 | VCC over voltage or VCC under voltage | 15 | | 3.5.4 | Over Load | 15 | | 3.5.5 | Output Over Voltage | 15 | | 3.5.6 | Over Temperature | 15 | | 3.5.7 | VCC short to GND | 15 | | 3.5.8 | Signals in different protection modes | 16 | | 4 | Electrical characteristics | 18 | | 4.1 | Absolute maximum ratings | 18 | | 4.2 | Operating range | 19 | | 4.3 | Operating conditions | 19 | | 4.4 | Internal voltage reference | 20 | | 4.5 | PWM section | 20 | | 4.6 | Current sense | 21 | | 4.7 | Soft start | 21 | | 4.8 | Digital Zero Crossing | 22 | ## **Datasheet** #### Table of contents | Disclaimer | 40 | |-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision history | 39 | | Marking | 38 | | | | | Maximum Output Power curve vs Temperature | 33 | | CoolMOS™ performance characteristics | 26 | | CoolMOS <sup>™</sup> section | 24 | | | | | Output Over Voltage Protection | 24 | | Overload protection | 24 | | VCC overvoltage protection | 23 | | Brown In/Out Protection | 23 | | Line overvoltage protection | 23 | | Active burst mode | | | | Line overvoltage protection Brown In/Out Protection VCC overvoltage protection Overload protection Output Over Voltage Protection Thermal protection CoolMOS™ section CoolMOS™ performance characteristics Maximum Output Power curve vs Temperature Package information Marking Revision history | 1 Pin configuration and functionality ## 1 Pin configuration and functionality The pin configuration is shown below and the functions are described in Table 2. Figure 1 Pin configuration ## Table 2 Pin definitions and functions | Pin | Symbol | Function | |---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | FB | Feedback & Burst entry/exit control | | | | FB pin combines the functions of feedback control, selectable burst entry/exit control and overload/open loop protection. | | 2 | VIN | Input Line OVP & BrownIn/Out | | | | VIN pin is connected to the bus via resistor divider (see typical application circuit) to sense the line voltage. This pin combines the functions of input Line OVP, Brown in/out and minimum and maximum ZC count setting for low and high line. | | 3 | CS | Current Sense | | | | The CS pin is connected to the shunt resistor for the primary current sensing externally and to the PWM signal generator block for switch-off determination (together with the feedback voltage) internally. | | 4 | ZCD | Zero Crossing Detection | | | | ZCD pin combines the functions of start up, zero crossing detection and output over voltage protection. During the start up, it is used to provide a voltage level to the gate of power switch CoolMOS™ to charge VCC capacitor. | | 5,6,7,8 | DRAIN | Drain | | | | The DRAIN pin is connected to the drain of the integrated CoolMOS™. | | 9,10 | NC | Not Connected | | 11 | VCC | VCC(Positive Voltage Supply) | | | | The VCC pin is the positive voltage supply to the IC. The operating range is between $V_{VCC\_OFF}$ and $V_{VCC\_OVP}$ . | | 12 | GND | Ground | | | | The GND pin is the common ground of the controller. | 2 Representative block diagram # 2 Representative block diagram Note: Junction temperature of the controller chip is sensed for over temperature protection. The CoolMOS<sup>TM</sup> is a separate chip from the controller chip in the same package. Please refer to the design guide and/or consult a technical expert for the proper thermal design Figure 2 Representative block diagram #### 3 Functional description ## 3.1 VCC pre-charging and typical VCC voltage during start-up As shown in the typical application circuits in page 1, once the line input voltage is applied, a rectified voltage appears across the capacitor $C_{BUS}$ . The pull-up resistor $R_{STARTUP}$ provides a current to charge the $C_{ISS}$ (input capacitance) of $CoolMOS^{\mbox{\tiny M}}$ and gradually generate one voltage level. If the voltage over $C_{ISS}$ is high enough, $CoolMOS^{\mbox{\tiny M}}$ and the VCC capacitor are charged through the primary inductance of a transformer $L_P$ , $CoolMOS^{\mbox{\tiny M}}$ and the internal diode D3 with the two steps constant current source $I_{VCC\_Charge1}^{\mbox{\tiny 1}}$ and $I_{VCC\_Charge3}^{\mbox{\tiny 1}}$ . A very small constant current source ( $I_{VCC\_Charge1}$ ) is charged to the VCC capacitor until VCC reaches $V_{CC\_SCP}$ to protect the controller from the VCC pin short to ground during the startup. After this, the second step constant current source ( $I_{VCC\_Charge3}$ ) is provided to charge the VCC capacitor further, until the VCC voltage exceeds the turned-on threshold $V_{VCC\_ON}$ . As shown in the time phase I in Figure 3, the VCC voltage increases almost linearly with two steps. Figure 3 VCC voltage and current at startup The time for the V<sub>CC</sub> pre-charging can then be calculated as: $$t_1 = t_A + t_B = \frac{V_{VCC\_SCP} \times C_{VCC}}{I_{VCC\_Charge1}} + \frac{\left(V_{VCC\_ON} - V_{VCC\_SCP}\right) \times C_{VCC}}{I_{VCC\_Charge3}} \tag{1}$$ When the $V_{CC}$ voltage exceeds the $V_{CC}$ turn on threshold $V_{VCC\_ON}$ at time $t_1$ , the IC starts to operate with soft start. Due to the power consumption of the IC and the fact that there is still no energy from the auxiliary winding to charge the $V_{CC}$ capacitor before the output voltage is built up, the $V_{CC}$ voltage drops (phase II). Once the output voltage rises close to regulation, the auxiliary winding starts to charge the $V_{CC}$ capacitor from the time $t_2$ onward and delivering the $I_{VCC\_Normal2}^{-}$ to the CoolSET<sup>TM</sup>. $V_{CC}$ then reaches a constant value depending on the output load. - 1) I<sub>VCC Charge1/2/3</sub> is charging current from the controller to VCC capacitor during startup. - 2) I<sub>VCC\_Normal2</sub> is supply current from VCC capacitor or auxiliary winding to the CoolSET<sup>™</sup> during normal operation with active gate. #### 3.2 Soft-start As shown in Figure 4 below, the IC begins to operate with a soft-start at time $t_{on}$ . The switching stresses on the power MOSFET, diode and transformer are minimized during soft-start. The soft-start implemented in ICE5QRXX80BG-1 is a digital time-based function. The preset soft-start time is $t_{SS}$ (12ms) with 4 steps. If not limited by other functions, the peak voltage on CS pin will increase step by step from 0.3V to $v_{CS}$ N finally. The normal feedback loop will take over #### **Datasheet** 3 Functional description the control when the output voltage reaches its regulated value. During the first 3 ms of soft start, the ringing suppression time is set to $t_{ZCD\_RS2}$ to avoid irregular switching due to switch off oscillation noise. The zero-crossing counter (ZC counter) is set to 1 during soft-start. Figure 4 Current Sense Voltage during Soft Start #### 3.3 Normal operation During normal operation, ICE5QRxx80BG-1 work with a digital signal processing circuit comprising an up/down counter, a zero-crossing counter (ZC counter) a zero count comparator and an analog circuit comprising a current measurement unit and a current limit comparator. The switch-on and switch-off time points are each determined by the digital circuit and the analog circuit, respectively. The input information of the zero-crossing signal and the value of the up/down counter are needed to determine the switch-on while the feedback signal $V_{FB}$ and the current sensing signal $V_{CS}$ are necessary for the switch-off determination. Details about the full operation of the CoolSET<sup>TM</sup> in normal operation are illustrated in the following paragraphs. ## 3.3.1 Digital Frequency Reduction As mentioned above, the digital signal processing circuit consists of an up/down counter, a ZC counter and a comparator. These three parts are key to implement digital frequency reduction with decreasing load. In addition, a ringing suppression time controller is implemented to avoid mis-triggering by the high frequency oscillation when the output voltage is very low under conditions such as soft-start or output short circuit. Functionality of these parts is described in the following sub-sections. #### 3.3.1.1 Minimum ZC Count Determination To reduce the switching frequency difference between low and high line, minimum ZC count determination is implemented. Minimum ZC count is set to 1 if VIN less than $V_{VIN\_REF}$ which represents for low line. For high line, minimum ZC count is set to 3 after VIN higher than $V_{VIN\_REF}$ . There is also a hysteresis $V_{VIN\_REF}$ with certain blanking time $t_{VIN\_REF}$ for stable AC line selection between low and high line. #### 3.3.1.2 Up/Down Counter The up/down counter stores the number of the zero crossings which determines valley numbers to switch-on the CoolMOS<sup>TM</sup> after demagnetization of the transformer. This value is determined by the feedback voltage $V_{FB}$ which contains information about the output power. In a typical peak current mode control, a high output power results in a high feedback voltage and vice-versa. The $V_{FB}$ determines the value of the up/down counter. As a consequence the off-time of the CoolMOS<sup>TM</sup> varies according to the output power. #### **Datasheet** 3 Functional description The feedback voltage $V_{FB}$ is checked every 48ms and compared with three threshold voltages $V_{FB\_LHC}$ , $V_{FB\_HLC}$ and $V_{FB\_R}$ . The up/down counter can either increase ,decrease or be constant depending on the value of $V_{FB}$ as shown in Table 3. Table 3 Operation of Up/Down Counter | $V_{FB}$ | Counter Action | | | |----------------------------------------------------------------------------------|-------------------------------------------|--|--| | Always lower than V <sub>FB_LHC</sub> | Count upwards till n=8/10 <sup>1</sup> | | | | Once higher than V <sub>FB_LHC</sub> , but always lower than V <sub>FB_HLC</sub> | Stop counting, no value changing | | | | Once higher than V <sub>FB_HLC</sub> , but always lower than V <sub>FB_R</sub> | Count downwards till n=1/3 <sup>2</sup> | | | | Once higher than V <sub>FB_R</sub> | Set up/down counter to n=1/3 <sup>2</sup> | | | <sup>&</sup>lt;sup>1</sup>n=8 (for low line) and n=10 (for high line) The number of zero crossings is limited .The counter varies from 1 to 8 (for low line) or from 3 to 10 (for high line) and any attempt beyond this range is ignored. The up/down counter value is reset to 1 during soft-start to ensure an efficient start-up. After blanking time $t_{VIN\_REF}$ , the up/down counter is initially 1(for low line) and 3(for high line).The counter is then updated as per the sampled value of $V_{FB}$ at the rising edge of the clock .If $V_{FB}$ exceeds $V_{FB\_R}$ voltage due to sudden load increase, the IC resets the up/down counter to 1 (low line) and 3 (high line) without waiting for the next clock pulse in order to allow the system to react rapidly. Figure 5 shows some examples on how up/down counter is changed according to the feedback voltage over time. The use of two different thresholds $V_{FB\_LHC}$ and $V_{FB\_HLC}$ to count upward or downward is to prevent frequency jittering when the feedback voltage is close to the threshold point. Figure 5 Up/Down counter operation #### 3.3.1.3 Zero Crossing (ZC Counter) In the system, the voltage from the auxiliary winding is applied to the ZCD pin through a RC network, which provides a time delay to the voltage from the auxiliary winding. Internally this pin is connected to a negative clamping network, a zero-crossing detector, an output overvoltage detector and a ringing suppression time controller. During on-state of the power switch, a positive gate drive voltage is applied to the ZCD pin due to $R_{ZCD}$ resistor, hence external diode $D_{ZC}$ (see typical application circuit) is added to block the negative voltage from the auxiliary winding. The ZC counter has a minimum value of 1 (for low line) or 3 (for high line) and maximum value of 8 (for low line) or 10 (for high line). $<sup>^{2}</sup>$ n=1 (for low line) and n=3 (for high line) #### **Datasheet** 3 Functional description the internal high voltage $CoolMOS^{m}$ is turned off, every time when the falling voltage ramp of ZCD pin crosses the $V_{ZCD\_CT}$ threshold, a zero crossing is detected and ZC counter will increase by 1. It is reset every time after the DRIVER output is changed to high. To achieve the switch on at voltage valley, the voltage from the auxiliary winding is fed to a time delay network (the RC network consists of $R_{ZC}$ and $C_{ZC}$ as shown in typical application circuit) before it is applied to the zero-crossing detector through the ZCD pin. The needed time delay to the main oscillation signal $\Delta t$ should be approximately one fourth of the oscillation period, $T_{OSC}$ (by transformer primary inductor and drain-source capacitor) minus the propagation delay from the detected zero-crossing to the switch-on of the main switch $t_{delay}$ , theoretically: $$\Delta t = \frac{T_{osc}}{4} - t_{delay} \tag{2}$$ This time delay should be matched by adjusting the time constant of the RC network which is calculated as: $$\tau_{td} = C_{ZC} \times \frac{R_{ZC} \times R_{ZCD}}{R_{ZC} + R_{ZCD}} \tag{3}$$ ### 3.3.2 Ringing Suppression Time When the CoolMOS<sup> $^{ imes}$ </sup> turns off, there will be voltage oscillation on the drain due to leakage inductance and MOSFET parasitic capacitance, which will be reflected on ZCD voltage, $V_{ZCD}$ . To avoid mis-triggering of the CoolMOS<sup> $^{ imes}$ </sup> due to such oscillations, a ringing suppression timer is implemented. This suppression time is dependent on $V_{ZCD}$ . If $V_{ZCD}$ is lower than threshold $V_{ZCD\_RS}$ , a longer time $t_{ZCD\_RS2}$ is applied. However, if $V_{ZCD}$ is higher than the threshold, a shorter time $t_{ZCD\_RS1}$ is set. #### 3.3.2.1 Switch on determination After the gate drive goes to low, it cannot be changed to high during ringing suppression time. After ringing suppression time, the gate drive can be turned on when the ZC counter value is equal to up/down counter value. However, it is also possible that the oscillation between primary inductor and MOSFET parasitic capacitance damps very fast and IC cannot detect zero crossings event. In this case, a maximum off time is implemented. After gate drive has been remained off for the period of $t_{OffMax}$ , the gate drive will be turned on again regardless of the ZC counter values and $V_{ZCD}$ . This function can effectively prevent the switching frequency from going lower than 20 kHz. Otherwise it will cause audible noise. #### 3.3.2.2 Switch off determination In the converter system, the primary current is sensed by an external shunt resistor which is connected between the internal low side MOSFET and the common ground. The sensed voltage across the shunt resistor $V_{CS}$ is applied to an internal current measurement unit, and its output voltage $V_1$ is compared with the feedback voltage $V_{FB}$ . Once the voltage $V_1$ exceeds the voltage $V_{FB}$ , the output flip-flop is reset. As a result, the main power switch is switched off. The relationship between the $V_1$ and the $V_{CS}$ is described by (see Figure 2): 10 $$V_{CS} = I_D \times R_{CS} \tag{4}$$ $$V_1 = V_{CS} \times G_{PWM} + V_{PWM} \tag{5}$$ where I<sub>D</sub> : power MOSFET drain current V<sub>CS</sub> : CS pin voltage R<sub>CS</sub> : current sense resistance V1 : voltage compared to V<sub>FB</sub> #### **Datasheet** 3 Functional description G<sub>PWM</sub> : PWM-OP gain V<sub>PWM</sub> : offset for voltage ramp To avoid mis-triggering caused by the voltage spike across the shunt resistor at the turn on of the main power switch, a leading edge blanking time, $t_{CS\_LEB}$ , is applied to the output of the comparator. In other words, once the gate drive is turned on, the minimum on time of the gate drive is the leading edge blanking time. In addition, there is a maximum on time, $t_{OnMax}$ implemented in the IC. Once the gate drive has been in high state longer than the maximum on time, it will be turned off to prevent the switching frequency from going too low because of long on time. Also, if the voltage at the current sense pin is lower than the preset threshold $V_{CS\_STG}$ after the time $t_{CS\_STG\_SAM}$ for three consecutive pulses during on-time of the power switch, this abnormal $V_{CS}$ will trigger IC into auto restart mode. ### 3.3.3 Modulated gate drive The drive-stage is optimized for EMI consideration. The switch on speed is slowed down before it reaches the CoolMOS™ turn on threshold. There is a slope control of the rising edge at the output of driver (see Figure 6). Thus the leading switch spike during turn on is minimized. Figure 6 Modulated gate drive #### 3.3.4 Current Limitation There is a cycle-by-cycle current limitation realized by the current limit comparator to provide over-current detection. The source current of the CoolMOS<sup>TM</sup> is sensed via a sense resistor $R_{CS}$ . By means of $R_{CS}$ the source current is transformed to a sense voltage $V_{CS}$ which is fed into the pin CS. If $V_{CS}$ exceeds an internal voltage limit, adjusted according to the Line voltage, the comparator immediately turns off the gate drive. When the main bus voltage increases, the switch on time becomes shorter and therefore the operating frequency is also increased. As a result, for a constant primary current limit, the maximum possible output power is increased which is beyond the converter design limit. To compensate such effect, both the internal peak current limit circuit ( $V_{CS}$ ) and the ZC count varies with the bus voltage according to Figure 7. Figure 7 Variation of V<sub>CS</sub> limit voltage according to V<sub>IN</sub> voltage #### 3.4 Active Burst Mode (ABM) with selectable power level At light load condition, the IC enters Active Burst Mode operation to minimize the power consumption. Details about Active Burst Mode operation are explained in the following paragraphs. The burst mode entry level can be selected by changing the different resistor $R_{Sel}$ at FB pin. There are 2 levels to be selected with different resistor which are targeted for low range of Active Burst Mode power (Level 1) and high range of Active Burst Mode power (Level 2). The following table shows the control logic for the entry and exit level with the FB voltage. Table 4 Two Levels for Entry and Exit of Active Burst Mode | Level | V <sub>FB</sub> | V <sub>CS</sub> | Entry Level<br>(V <sub>FB_EBLX</sub> ) | Exit Level<br>(V <sub>FB_LB</sub> ) | |-------|--------------------------------------|---------------------------------|----------------------------------------|-------------------------------------| | 1 | V <sub>FB</sub> > V <sub>REF_B</sub> | $V_{CS_{BL1}} = 0.31 \text{ V}$ | 0.9 | 2.75 | | 2 | V <sub>FB</sub> < V <sub>REF_B</sub> | V <sub>CS_BL2</sub> = 0.35 V | 1.05 | 2.75 | During IC first startup, the internal $Ref_{GOOD}$ signal is logic low when VCC < 4 V. It will reset the Burst Mode level Detection latch. When the Burst Mode Level Detection latch is low and IC is in OFF state, the IC internal $R_{FB}$ resistor is disconnected from the FB pin and a current source $I_{sel}$ is turned on instead. From VCC = 4.44 V to the VCC on threshold, the FB pin will source current $I_{Sel}$ through $R_{Sel}$ and external FB network. When VCC reaches VCC on threshold, the FB voltage is sensed. The burst mode threshold is then chosen according to the FB voltage level. The Burst Mode Level Detection latch is then set to high. Once the detection latch is set high, any change of the FB level will not change the threshold selection. The current source $I_{sel}$ is turned off in 2 $\mu$ s after VCC reaches VCC on threshold and the $R_{FB}$ resistor is re-connected to FB pin (see Figure 8). Figure 8 Detection for Burst Mode Level ### 3.4.1 Entering Burst Mode Operation For determination of entering Active Burst Mode operation, three conditions apply: - The feedback voltage is lower than the threshold of V<sub>FB EBLX</sub> - The up/down counter has reached its maximum value depending on the line voltage (8 for low line or 10 for high line) - The above two conditions remain after a certain blanking time t<sub>FB BEB</sub> (20 ms) Once all the above conditions are fulfilled, the Active Burst Mode flip-flop is set and the IC enters Active Burst Mode operation. This multi-condition determination for entering Active Burst Mode operation prevents mis-triggering of entering Active Burst Mode operation, so that the controller enters Active Burst Mode operation only when the output power is really low during the preset blanking time. #### 3.4.2 During ABM operation After entering the Active Burst Mode, the feedback voltage $V_{FB}$ rises as $V_{O}$ (output voltage) starts to decrease due to the inactive PWM section. Switching resumes when $V_{FB}$ reaches $V_{FB\_BOn}$ . The turn-on time is limited solely by the voltage at the CS pin. When the $V_{CS}$ reaches $V_{CS\_BLX}$ the CoolMOS<sup>TM</sup> turns off. The ZC counter value is maximum (8 for low line and 10 for high line) before the CoolMOS<sup>TM</sup> turns on.If the output load is still low, $V_{FB}$ decreases as the PWM section is operating. When $V_{FB}$ reaches the threshold $V_{FB\_BOff}$ , the internal circuit is reset again and the PWM section is disabled till $V_{FB}$ increases to $V_{FB\_BOn}$ . In Active Burst Mode, $V_{FB}$ is changing like a saw tooth between $V_{FB\_BOff}$ and $V_{FB\_BOn}$ (see Figure 9). ## 3.4.3 Leaving ABM operation The feedback voltage immediately increases if there is a high load jump. This is observed by a comparator with threshold of $V_{FB\_LB}$ . As the current limit is $V_{CS\_BLX}$ (31% or 35%) during Active Burst Mode, a certain load is needed so that feedback voltage can exceed $V_{FB\_LB}$ . After leaving Active Burst Mode, Gate will only turn on if zero crossing is detected ( $V_{ZCD} < V_{ZCD\_LB}$ ) to ensure full transformer demagnetization. This eases synchronous rectification implementation by ensuring DCM operation upon exit of burst mode. Then, normal peak current control through $V_{FB}$ is re-activated. In addition, the up/down counter will be set to 1 (low line) or 3 (high line) immediately after leaving Active Burst Mode. This is helpful to minimize the output voltage undershoot. 13 Figure 9 Signals in Active Burst Mode #### 3.5 Protection functions The ICE5QRxx80BG-1 provide numerous protection functions which considerably improve the power supply system robustness, safety and reliability. The following table summarizes these protection functions. There are 3 different kinds of protection mode; non-switch auto restart, auto-restart and odd cycle skip auto-restart. The details can refer to the Figure 10, Figure 11 and Figure 12. Table 5 Protection Functions | Fault Type | Normal | Burs | st Mode | Protection Mode | |---------------------|----------|----------------|----------------|--------------------------------| | | Mode | Burst On | Burst Off | | | Line Over Voltage | ✓ | ✓ | ✓ | Non-Switch Auto Restart | | Brownout | ✓ | ✓ | ✓ | Non-Switch Auto Restart | | VCC over voltage | <b>✓</b> | ✓ | Not Applicable | Odd Cycle Skip Auto<br>Restart | | VCC under voltage | ✓ | ✓ | Not Applicable | Auto Restart | | Over Load | <b>✓</b> | Not Applicable | Not Applicable | Odd Cycle Skip Auto<br>Restart | | Output Over Voltage | <b>√</b> | <b>√</b> | Not Applicable | Odd Cycle Skip Auto<br>Restart | | Over Temperature | <b>√</b> | ✓ | ✓ | Non-Switch Auto Restart | #### **Datasheet** 3 Functional description ### 3.5.1 Line Over Voltage The AC line over voltage protection is detected by sensing bus capacitor voltage through VIN pin via 2 potential divider resistors, $R_{l1}$ and $R_{l2}$ (see typical application circuit). Once $V_{VIN}$ voltage is higher than the line over voltage threshold $V_{VIN\_LOVP}$ , the IC enters Line Over Voltage Protection and it releases the protection mode after $V_{VIN}$ is lower than $V_{VIN\_LOVP}$ . #### 3.5.2 Brownout The brownout protection is observed by VIN pin similar to line over voltage protection method with a different voltage threshold level. When $V_{VIN}$ voltage is lower than the brownout threshold ( $V_{VIN\_BO}$ ), the controller enters Brownout Protection and it releases the protection mode after $V_{VIN}$ higher than brownin threshold ( $V_{VIN\_BI}$ ). #### 3.5.3 VCC over voltage or VCC under voltage During operation, the VCC voltage is continuously monitored. If VCC voltage falls below $V_{VCC\_OFF}$ for a blanking time of $t_{VCC\_OFF\_B}$ , MOSFET will be switched off and auto restart will be initiated. If VCC voltage exceeds V<sub>VCC\_OVP</sub> for a blanking time of t<sub>VCC\_OVP\_B</sub>, MOSFET will be switched off and odd cycle skip auto restart will be initiated. #### 3.5.4 Over Load In case of open control loop or output over Load, the feedback voltage will be pulled up and exceed $V_{FB\_OLP}$ . After a blanking time of $t_{FB\_OLP\_B}$ , the IC enters auto restart mode. The blanking time here enables the converter to operate for a certain time during a sudden load jump. ### 3.5.5 Output Over Voltage The voltage at the ZCD pin is sampled for output over voltage detection at $t_{ZCD\_RS1}$ after CoolMOS<sup>TM</sup> is turned off. If the voltage is higher than the preset threshold $V_{ZCD\_OVP}$ for 10 consecutive pulses, the IC enters Output Over Voltage Protection. #### 3.5.6 Over Temperature If the junction temperature of controller exceeds $T_{jCon\_OTP}$ , the IC enters into Over Temperature Protection (OTP) auto restart mode. The IC has also implemented with a 40 °C hysteresis. That means the IC can only be recovered from OTP when the controller junction temperature is dropped 40 °C lower than the over temperature trigger point. #### 3.5.7 VCC short to GND To limit the power dissipation of the startup circuit at $V_{CC}$ short to GND condition, the $V_{CC}$ charging current is limited to a minimum level of $I_{VCC}$ Charge1. With such low current, the power loss of the IC is limited to prevent overheating. ## 3.5.8 Signals in different protection modes Figure 10 Non Switch Auto Restart 16 Figure 11 Auto Restart Figure 12 Odd Cycle Skip Auto Restart Mode 4 Electrical characteristics #### 4 Electrical characteristics Attention: All voltages are measured with respect to ground (pin 12). The voltage levels are valid if other ratings are not violated. ## 4.1 Absolute maximum ratings Attention: Stresses above the maximum values listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit. For the same reason, make sure that any capacitor that will be connected to pin 11 (VCC) is discharged before assembling the application circuit. $T_a=25\,^{\circ}\text{C}$ unless otherwise specified. Table 6 Absolute maximum ratings | Parameter | Symbol | Values | | | Unit | Note or condition | | |-------------------------------|----------------------|--------|------|------|------|---------------------------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | Drain voltage | • | | | | | | | | ICE5QRXX80BG-1 | V <sub>DRAIN</sub> | - | - | 800 | V | T <sub>j</sub> = 25 °C | | | Pulse drain current | | · | · | · | · | | | | ICE5QR4780BG-1 | I <sub>D_PULSE</sub> | - | - | 2.6 | A | Pulse width t <sub>P</sub> limited by T <sub>j_max</sub> | | | ICE5QR2280BG-1 | I <sub>D_PULSE</sub> | - | - | 5.8 | A | Pulse width t <sub>P</sub> =20 μs and limited by T <sub>j_max</sub> | | | ICE5QR1680BG-1 | I <sub>D_PULSE</sub> | - | - | 5.8 | A | Pulse width t <sub>P</sub> =20 μs and limited by T <sub>j_max</sub> | | | ICE5QR0680BG-1 | I <sub>D_PULSE</sub> | - | - | 5.8 | А | Pulse width t <sub>P</sub> =20 µs and limited by T <sub>j_max</sub> | | | Pin rating | | | | | | | | | VCC Supply Voltage | $V_{VCC}$ | -0.3 | - | 35 | V | | | | FB Voltage | $V_{FB}$ | -0.3 | - | 5.5 | V | | | | ZCD Voltage | $V_{ZCD}$ | -0.3 | - | 27 | V | | | | CS Voltage | $V_{CS}$ | -0.3 | - | 3.6 | V | | | | VIN Voltage | $V_{VIN}$ | -0.3 | - | 5.5 | V | | | | Maximum DC current on any pin | | -10 | | 10 | mA | Except DRAIN and CS pin | | | ESD robustness HBM | V <sub>ESD_HBM</sub> | - | - | 2000 | V | According to EIA/JESD22 | | | ESD robustness CDM | V <sub>ESD_CDM</sub> | - | - | 500 | V | According to EIA/JESD22 | | | Junction temperature range | T <sub>j</sub> | -40 | - | 150 | °C | Controller & CoolMOS | | | Storage Temperature | T <sub>STORE</sub> | -55 | - | 150 | °C | | | 4 Electrical characteristics Table 6 (continued) Absolute maximum ratings | Parameter | Symbol | | Values | | | Note or condition | |------------------------|------------------------------------|------------|------------------------|-------------------------|----------------------|-------------------------------------------| | | | Min. | Тур. | Max. | | | | Thermal resistance (ju | nction-ambient) | ' | | | _ | | | ICE5QR4780BG-1 | R <sub>thJA</sub> | - | - | 105 | K/W | 1) | | ICE5QR2280BG-1 | R <sub>thJA</sub> | - | - | 98 | K/W | 1) | | ICE5QR1680BG-1 | R <sub>thJA</sub> | - | - | 95 | K/W | 1) | | ICE5QR0680BG-1 | R <sub>thJA</sub> | - | - | 94 | K/W | 1) | | Avalanche current, rep | etitive, t <sub>AR</sub> limited l | by maximal | T <sub>j</sub> = 150°C | and $T_{j\_Star}$ | <sub>t</sub> = 25°C | | | ICE5QR4780BG-1 | I <sub>AR</sub> | - | - | 0.2 | А | | | ICE5QR2280BG-1 | I <sub>AR</sub> | - | - | 0.4 | А | | | ICE5QR1680BG-1 | I <sub>AR</sub> | - | - | 0.6 | Α | | | ICE5QR0680BG-1 | I <sub>AR</sub> | - | - | 1.8 | Α | | | Avalanche energy, repe | etitive, tAR limited I | by maximal | тj = 150°С | and T <sub>j_Star</sub> | <sub>rt</sub> = 25°C | | | ICE5QR4780BG-1 | $E_{AR}$ | - | - | 0.02 | mJ | I <sub>D</sub> =0.2A,V <sub>DD</sub> =50V | | ICE5QR2280BG-1 | $E_{AR}$ | - | - | 0.05 | mJ | I <sub>D</sub> =0.4A,V <sub>DD</sub> =50V | | ICE5QR1680BG-1 | $E_{AR}$ | - | - | 0.07 | mJ | I <sub>D</sub> =0.6A,V <sub>DD</sub> =50V | | 1020 611200000 1 | 7.11 | | | | | | Setup according to the JEDEC standard JESD51 and using minimum drain pin copper area in a 2 oz copper single sided PCB ### 4.2 Operating range **Note**: Within the operating range, the IC operates as described in the functional description. #### Table 7 Operating range Within the operating range, the IC operates as described in the functional description. | Parameter | Symbol | Values | | Unit | Note or condition | | |------------------------------------|--------------------------|----------------------|------|------------------------|-------------------|--------------------------------------------------| | | | Min. | Тур. | Max. | | | | VCC Supply Voltage | V <sub>VCC</sub> | V <sub>VCC_OFF</sub> | - | V <sub>VCC_OVP</sub> | V | | | Junction Temperature of controller | T <sub>jCon_op</sub> | -40 | - | $T_{\text{jCon\_OTP}}$ | °C | Max value limited due to OTP of controller chip. | | Junction Temperature of CoolMOS | T <sub>jCoolMOS_op</sub> | -40 | - | 150 | °C | | ## 4.3 Operating conditions Note: The electrical characteristics involve the spread of values within the specified supply voltage and junction temperature range $T_j$ from – 40°C to 125°C. Typical values represent the median values, which are related to 25°C. If not otherwise stated, a supply voltage of VCC = 18 V is assumed. #### **Datasheet** 4 Electrical characteristics #### Table 8 Operating conditions The table below shows the operating range, in which the electrical characteristics shown in the next chapter are valid. | Parameter | Symbol | Values | | | Unit | Note or condition | |-----------------------------------------|-----------------------------|--------|-------|-------|------|-------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | VCC Charge Current | I <sub>VCC_Charge1</sub> | -0.35 | -0.20 | -0.09 | mA | $V_{VCC}$ =0V, $R_{StartUp}$ =50M $\Omega$ and $V_{DRAIN}$ =90V | | VCC Charge Current | I <sub>VCC_Charge2</sub> | - | -3.2 | - | mA | $V_{VCC}$ =3V, $R_{StartUp}$ =50M $\Omega$ and $V_{DRAIN}$ =90 V | | VCC Charge Current | I <sub>VCC_Charge3</sub> | -5 | -3 | -1 | mA | $V_{VCC}$ =15V, $R_{StartUp}$ =50M $\Omega$ and $V_{DRAIN}$ =90 V | | Current Consumption,<br>Startup Current | I <sub>VCC_Startup</sub> | - | 0.22 | - | mA | V <sub>VCC</sub> =15 V | | Current Consumption, Normal | I <sub>VCC_Normal</sub> | - | 0.9 | - | mA | I <sub>FB</sub> =0A (No Gate Switching) | | Current Consumption, Auto<br>Restart | I <sub>VCC_AR</sub> | - | 380 | - | μΑ | | | Current Consumption, Burst<br>Mode | I <sub>VCC_Burst Mode</sub> | - | 0.5 | - | mA | V <sub>FB</sub> =1.8V | | VCC Turn-on Threshold<br>Voltage | V <sub>VCC_ON</sub> | 15.3 | 16.0 | 16.5 | V | | | VCC Turn-off Threshold<br>Voltage | V <sub>VCC_OFF</sub> | 9.5 | 10 | 10.5 | V | | | VCC Short Circuit Protection | V <sub>VCC_SCP</sub> | - | 1.1 | 1.9 | V | | | VCC Turn-off blanking | t <sub>VCC_OFF_B</sub> | - | 50 | - | μs | | ## 4.4 Internal voltage reference #### Table 9 Internal voltage reference | Parameter | Symbol | Values | | Unit | Note or condition | | |----------------------------|-----------|--------|------|------|-------------------|-----------------------------------------| | | | Min. | Тур. | Max. | | | | Internal reference voltage | $V_{REF}$ | 3.20 | 3.30 | 3.39 | V | Measured at FB pin I <sub>FB</sub> =0 A | #### 4.5 PWM section #### Table 10 PWM section | Parameter | Symbol | Values | | | | Note or condition | |---------------------------|------------------|--------|------|------|----|-------------------| | | | Min. | Тур. | Max. | | | | Feedback pull-up resistor | R <sub>FB</sub> | 11 | 15 | 20 | kΩ | | | PWM-OP gain | G <sub>PWM</sub> | 1.95 | 2.05 | 2.15 | - | | (table continues...) #### **Datasheet** 4 Electrical characteristics Table 10 (continued) PWM section | Parameter | Symbol | | Values | | | Note or condition | |--------------------------------------|---------------------|------|--------|------|----|-------------------| | | | Min. | Тур. | Max. | | | | Offset for voltage ramp | $V_{PWM}$ | 0.42 | 0.5 | 0.58 | V | | | Maximum on time in normal operation | t <sub>OnMax</sub> | 28 | 35 | 42 | μs | | | Maximum off time in normal operation | t <sub>OffMax</sub> | 34 | 42.5 | 51 | μs | | #### 4.6 Current sense #### Table 11 Current sense | Parameter | Symbol | | Values | ; | Unit | Note or condition | |-----------------------------------------------------------|-------------------------|------|--------|------|-------|-------------------| | | | Min. | Тур. | Max. | | | | Peak current limitation in normal operation | V <sub>CS_N</sub> | 0.94 | 1.00 | 1.06 | V | | | Leading edge-blanking time | t <sub>CS_LEB</sub> | 118 | 220 | 462 | ns | | | Peak Current Limitation in<br>Active Burst Mode – Level 1 | V <sub>CS_BL1</sub> | 0.26 | 0.31 | 0.36 | V | | | Peak Current Limitation in<br>Active Burst Mode - Level 2 | V <sub>CS_BL2</sub> | 0.3 | 0.35 | 0.4 | V | | | Abnormal CS voltage threshold | V <sub>CS_STG</sub> | 0.06 | 0.10 | 0.15 | V | | | Abnormal CS voltage consecutive trigger | P <sub>CS_STG</sub> | - | 3 | - | cycle | | | Abnormal CS voltage sample period | t <sub>CS_STG_SAM</sub> | 2.3 | 5 | - | μs | | #### 4.7 Soft start #### Table 12 Soft start | Parameter | Symbol | | Values | | | Note or condition | |------------------------------------------------|---------------------------------|------|--------|------|----|-------------------| | | | Min. | Тур. | Max. | | | | Soft start time | t <sub>SS</sub> | 8.5 | 12.0 | - | ms | | | Soft start time step | t <sub>SS_S</sub> 1) | - | 3 | - | ms | | | Internal regulation voltage at first step | V <sub>SS1</sub> <sup>1)</sup> | - | 0.30 | - | V | CS peak voltage | | Internal regulation voltage step at soft start | V <sub>SS_S</sub> <sup>1)</sup> | - | 0.15 | - | V | | <sup>1)</sup> This parameter is not subjected to production test - verified by design/characterization #### **Datasheet** 4 Electrical characteristics # 4.8 Digital Zero Crossing ## Table 13 Digital Zero Crossing | Parameter | Symbol | | Values | i | Unit | Note or condition | |------------------------------------------------------------|----------------------|------|--------|------|------|----------------------------------------| | | | Min. | Тур. | Max. | | | | Zero crossing threshold voltage | V <sub>ZCD_CT</sub> | 60 | 100 | 150 | mV | | | Zero crossing ringing suppression threshold | $V_{\rm ZCD\_RS}$ | - | 0.45 | - | V | | | Minimum ringing suppression time | t <sub>ZCD_RS1</sub> | 2 | 2.5 | 3 | μs | V <sub>ZCD</sub> >V <sub>ZCD_RS</sub> | | Maximum ringing suppression time | t <sub>ZCD_RS2</sub> | - | 25 | - | μs | V <sub>ZCD</sub> <v<sub>ZCD_RS</v<sub> | | Threshold to reset Up/Down Counter | $V_{FB_{R}}$ | - | 2.75 | - | V | | | Threshold for downward counting | V <sub>FB_HLC</sub> | - | 2.05 | - | V | | | Threshold for upward counting | V <sub>FB_LHC</sub> | - | 1.55 | - | V | | | Counter time | $t_{COUNT}$ | - | 48 | - | ms | | | ZCD resistance | R <sub>ZCD</sub> | 2.5 | 3.0 | 3.5 | kΩ | Internal resistor at ZCD pin | | VIN voltage threshold for line selection | V <sub>VIN_REF</sub> | 1.48 | 1.52 | 1.58 | V | | | Blanking time for VIN voltage threshold for line selection | t <sub>VIN_REF</sub> | - | 16 | - | ms | | ## 4.9 Active burst mode #### Table 14 Active Burst Mode | Parameter | Symbol | | Values | Unit | | Note or condition | |----------------------------------------------------------------|----------------------|------|--------|------|----|-------------------| | | | Min. | Тур. | Max. | | | | Charging current to select burst mode | I <sub>sel</sub> | 2.5 | 3.0 | 3.5 | μΑ | | | Burst mode selection reference voltage threshold | V <sub>REF_B</sub> | 2.65 | 2.75 | 2.85 | V | | | Feedback voltage for entering<br>Active Burst Mode for level 1 | V <sub>FB_EBL1</sub> | 0.86 | 0.90 | 0.94 | V | | | Feedback voltage for entering<br>Active Burst Mode for level 2 | V <sub>FB_EBL2</sub> | 1.0 | 1.05 | 1.1 | V | | | Blanking Time for entering<br>Active Burst Mode | t <sub>FB_BEB</sub> | - | 20 | - | ms | | 22 (table continues...) #### **Datasheet** 4 Electrical characteristics Table 14 (continued) Active Burst Mode | Parameter | Symbol | | Values | Values | | Note or condition | |-----------------------------------------------------------------------------|---------------------|------|--------|--------|----|-------------------| | | | Min. | Тур. | Max. | | | | Feedback voltage for leaving<br>Active Burst Mode | V <sub>FB_LB</sub> | 2.65 | 2.75 | 2.85 | V | | | ZCD voltage threshold for first<br>pulse after leaving Active<br>Burst Mode | V <sub>ZCD_LB</sub> | 60 | 100 | 150 | mV | | | Feedback voltage for burst-on | V <sub>FB_BOn</sub> | 2.30 | 2.40 | 2.50 | V | | | Feedback voltage for burst-off | $V_{\rm FB\_BOff}$ | 1.90 | 2.0 | 2.10 | V | | ## 4.10 Line overvoltage protection ### Table 15 Line overvoltage protection | Parameter | Symbol | Values | | | Unit | Note or condition | |----------------------------|-----------------------|--------|------|------|------|-------------------| | | | Min. | Тур. | Max. | | | | Line overvoltage threshold | $V_{ m VIN\_LOVP}$ | 2.80 | 2.90 | 3.00 | V | | | Line overvoltage blanking | $t_{ m VIN\_LOVP\_B}$ | - | 250 | - | μs | | ## 4.11 Brown In/Out Protection #### Table 16 Brown In/Out Protection | Parameter | Symbol | bol Values | | | Unit | Note or condition | |--------------------|-----------------------|------------|------|------|------|-------------------| | | | Min. | Тур. | Max. | | | | BrownIn threshold | V <sub>VIN_BI</sub> | 0.63 | 0.66 | 0.69 | V | | | BrownIn Blanking | t <sub>VIN_BI_B</sub> | - | 250 | - | μs | | | BrownOut threshold | $V_{ m VIN\_BO}$ | 0.37 | 0.40 | 0.43 | V | | | BrownOut Blanking | t <sub>VIN_BO_B</sub> | - | 250 | - | μs | | # 4.12 VCC overvoltage protection #### Table 17 VCC over voltage protection | Parameter | Symbol | Values | | Unit | Note or condition | | |---------------------------|------------------------|--------|------|------|-------------------|--| | | | Min. | Тур. | Max. | | | | VCC overvoltage threshold | V <sub>VCC_OVP</sub> | 29.0 | 30.5 | 32.0 | ٧ | | | VCC overvoltage blanking | t <sub>VCC_OVP_B</sub> | - | 55 | - | μs | | #### **Datasheet** 4 Electrical characteristics ## 4.13 Overload protection #### Table 18 Overload protection | Parameter | Symbol Values | | | | Unit | Note or condition | |-----------------------------------------------------------|-----------------------|------|------|------|------|-------------------| | | Min. | Тур. | Max. | | | | | Overload detection threshold for OLP protection at FB pin | V <sub>FB_OLP</sub> | 2.65 | 2.75 | 2.85 | V | | | Overload protection blanking time | t <sub>FB_OLP_B</sub> | - | 30 | - | ms | | ## 4.14 Output Over Voltage Protection #### Table 19 Output OVP | Parameter | Symbol | | Values | | | Note or condition | |---------------------------------------|------------------------|------|--------|------|-------|--------------------| | | Mir | Min. | Тур. | Max. | | | | Output Over Voltage threshold | V <sub>ZCD_OVP</sub> | 1.90 | 2.00 | 2.10 | V | | | Output Over Voltage Blanking<br>Pulse | P <sub>ZCD_OVP_B</sub> | - | 10 | - | Pulse | Consecutive pulses | ## 4.15 Thermal protection #### Table 20 Thermal protection | Parameter | Symbol | Values | | | Unit | Note or condition | |--------------------------------|--------------------------|--------|------|------|------|----------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Over temperature protection | T <sub>jCon_OTP</sub> 1) | 129 | 140 | 150 | °C | Junction temperature of the controller chip (not the CoolMOS™ chip). | | Over temperature hysteresis | T <sub>jHYS_OTP</sub> | - | 40 | - | °C | | | Over temperature blanking time | T <sub>jCon_OTP_B</sub> | - | 50 | - | μs | | <sup>1)</sup> This parameter is not subjected to production test, verified by design/characterization ## **4.16** CoolMOS<sup>™</sup> section #### Table 21 CoolMOS™ section | | | | | Unit | Note or condition | |---------------|----------------------------|------|------|------|-----------------------| | | Min. | Тур. | Max. | | | | tage | | | | | | | $V_{(BR)DSS}$ | 800 | - | - | V | T <sub>j</sub> = 25°C | | | tage V <sub>(BR)DSS</sub> | tage | tage | tage | tage | ### **Datasheet** 4 Electrical characteristics (continued) CoolMOS™ section Table 21 | Parameter | Symbol | Values | | | Unit | Note or condition | | |-------------------------|----------------------|-------------|--------------------|------|------|-----------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | Drain Source On-Resist | ance (inclusive of l | ow side MOS | FET) | | | | | | ICE5QR4780BG-1 | R <sub>DSon</sub> | - | 4.13 | 4.85 | Ω | T <sub>j</sub> =25°C at I <sub>D</sub> = 0.4A | | | ICE5QR4780BG-1 | R <sub>DSon</sub> | - | 8.69 <sup>1)</sup> | - | Ω | $T_j$ =125°C at $I_D$ = 0.4A | | | ICE5QR2280BG-1 | $R_{DSon}$ | - | 2.13 | 2.35 | Ω | $T_j = 25$ °C at $I_D = 1A$ | | | ICE5QR2280BG-1 | $R_{DSon}$ | - | 4.31 <sup>1)</sup> | - | | $T_j = 125^{\circ}C \text{ at } I_D = 1A$ | | | ICE5QR1680BG-1 | R <sub>DSon</sub> | - | 1.53 | 1.75 | Ω | $T_j = 25^{\circ}C \text{ at } I_D = 1.4A$ | | | ICE5QR1680BG-1 | R <sub>DSon</sub> | - | 3.011) | - | Ω | $T_j = 125^{\circ}C \text{ at } I_D = 1.4A$ | | | ICE5QR0680BG-1 | $R_{DSon}$ | - | 0.71 | 0.80 | Ω | T <sub>j</sub> =25°C at I <sub>D</sub> = 2A | | | ICE5QR0680BG-1 | R <sub>DSon</sub> | - | 1.27 <sup>1)</sup> | - | Ω | $T_j$ =125°C at $I_D$ = 2A | | | Dynamic characteristic | :s | | | | • | | | | Rise time | $t_{\rm rise}^{2)}$ | - | 30 | - | ns | | | | Fall time | $t_{\rm fall}^{2)}$ | - | 30 | - | ns | | | | Effective output capaci | itance, energy relat | :ed | | | | | | | ICE5QR4780BG-1 | C <sub>o(er)</sub> | - | 31) | - | pF | V <sub>GS</sub> =0V, V <sub>DS</sub> =0~500V | | | ICE5QR2280BG-1 | C <sub>o(er)</sub> | - | 7 <sup>1)</sup> | - | pF | V <sub>GS</sub> =0V, V <sub>DS</sub> =0~500V | | | ICE5QR1680BG-1 | C <sub>o(er)</sub> | - | 8 <sup>1)</sup> | - | pF | V <sub>GS</sub> =0V, V <sub>DS</sub> =0~500V | | | ICE5QR0680BG-1 | C <sub>o(er)</sub> | - | 24 <sup>1)</sup> | - | pF | V <sub>GS</sub> =0V, V <sub>DS</sub> =0~500V | | <sup>1)</sup> 2) Not subject to production test, specified by design. Measured in a typical flyback application. Figure 13 SOA for ICE5QR4780BG-1 Figure 14 SOA for ICE5QR2280BG-1 Figure 15 SOA for ICE5QR1680BG-1 Figure 16 SOA for ICE5QR0680BG-1 Figure 17 Power dissipation of ICE5QR4780BG-1; P<sub>tot</sub>=f(T<sub>a</sub>), (Maximum ratings as given in section 6 must not be exceeded) Figure 18 Power dissipation of ICE5QR2280BG-1; $P_{tot}=f(T_a)$ , (Maximum ratings as given in section 6 must not be exceeded) Figure 19 Power dissipation of ICE5QR1680BG-1; P<sub>tot</sub>=f(T<sub>a</sub>), (Maximum ratings as given in section 6 must not be exceeded) Figure 20 Power dissipation of ICE5QR0680BG-1, $P_{tot}$ =f( $T_a$ ), (Maximum ratings as given in section 6 must not be exceeded) Figure 21 Drain-source breakdown voltage ICE5QRxx80BG-1; $V_{BR(DSS)}$ = $f(T_j)$ , $I_D$ =1 mA Figure 22 Typical CoolMOS™ capacitances of ICE5QR4780BG-1; C=f(V<sub>DS</sub>), (V<sub>GS</sub>=0V; f=250 kHz) Figure 23 Typical CoolMOS™ capacitances of ICE5QR2280BG-1; C=f(V<sub>DS</sub>), (V<sub>GS</sub>=0V; f=250 kHz) Figure 24 Typical CoolMOS™ capacitances of ICE5QR1680BG-1; C=f(V<sub>DS</sub>), (V<sub>GS</sub>=0V; f=250 kHz) Figure 25 Typical CoolMOS™ capacitances of ICE5QR0680BG-1; C=f(V<sub>DS</sub>), (V<sub>GS</sub>=0V; f=250 kHz) ### 6 Maximum Output Power curve vs Temperature The calculated output power curves giving the typical output power versus ambient temperature are shown below. The curves are derived based on a typical discontinuous mode flyback in an open frame design at $T_a$ =50°C, $T_j$ =125°C (integrated high voltage MOSFET), using minimum drain pin copper area in a 2 oz copper single sided PCB and steady state operation only (no design margins for abnormal operation modes are included). The output power figure is for selection purpose only. The actual power can vary depending on particular designs. In a power supply system, appropriate thermal design margins must be applied to make sure that the maximum ratings given in section 4.1 are respected at all times. Figure 26 Maximum output power vs Temperature for ICE5QR4780BG-1 (AC mains voltage: 85~300 VAC) Figure 27 Maximum output power vs Temperature for ICE5QR4780BG-1 (AC mains voltage: 220 VAC) Figure 28 Maximum output power vs Temperature for ICE5QR2280BG-1 (AC mains voltage: 85~300 VAC) Figure 29 Maximum output power vs Temperature for ICE5QR2280BG-1 (AC mains voltage: 220 VAC) Figure 30 Maximum output power vs Temperature for ICE5QR1680BG-1 (AC mains voltage: 85~300 VAC) Figure 31 Maximum output power vs Temperature for ICE5QR1680BG-1(AC mains voltage: 220 VAC) Figure 32 Maximum output power vs Temperature for ICE5QR0680BG-1 (AC mains voltage: 85~300 VAC) Figure 33 Maximum output power vs Temperature for ICE5QR0680BG-1 (AC mains voltage: 220 VAC) 36 7 Package information # 7 Package information ## 1) DOES NOT INCLUDE MOLD FLASH OR PROTRUSIONS. | DIM | MILLIM | IETERS | INCHES | | | |-----|------------|------------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | - | 1.75 | - | 0.069 | | | A1 | 0.10 | | 0.004 | - | | | b | 0.35 | 0.51 | 0.014 | 0.020 | | | b1 | 3.81 | 3.81 (BSC) | | (BSC) | | | С | 0.19 | 0.25 | 0.007 | 0.010 | | | D | 9.80 | 10.00 | 0.386 | 0.394 | | | E | 5.80 | 6.20 | 0.228 | 0.244 | | | E1 | 3.80 | 4.00 | 0.150 | 0.157 | | | e | 1.27 (BSC) | | 0.050 (BSC) | | | | N | | 12 | | 12 | | | L | 0.39 | 0.89 | 0.015 | 0.035 | | | h | 0.23 | 0.50 | 0.009 | 0.020 | | | 0 | 2 | 8° | 12 | 8° | | | ccc | 0. | 0.10 | | 004 | | | ddd | 0.20 | | 0.0 | 008 | | 37 Figure 34 Package information #### **Datasheet** 7 Package information #### **Green product (RoHS-compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations, the device is available as a green product. Green products are RoHS-compliant (i.e., Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). #### **Further information on packages** https://www.infineon.com/packages ## 7.1 Marking Figure 35 Marking on package PG-DSO-12-24 ## **Datasheet** 8 Revision history # 8 Revision history | Revision | Date | Changes | |----------|------------|-----------------| | Rev 1.0 | 2024-09-02 | Initial release | #### Trademarks All referenced product or service names and trademarks are the property of their respective owners. Edition 2024-09-02 Published by Infineon Technologies AG 81726 Munich, Germany © 2024 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? ${\bf Email: erratum@infineon.com}$ Document reference IFX-lak1697171617054 #### Important notice The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Warnings Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ## Infineon: ICE5QR4780BG1XUMA1 ICE5QR1680BG1XUMA1 ICE5QR0680BG1XUMA1 ICE5QR2280BG1XUMA1