

# S-821BA Series

#### www.ablic.com

## **BATTERY PROTECTION IC FOR 1-CELL PACK**

#### © ABLIC Inc., 2024

### Rev.1.1 00

This IC is high-side protection IC for lithium-ion / lithium polymer rechargeable batteries, which includes high-accuracy voltage detection circuit, delay circuit, and triple boost charge pump to drive an external charge / discharge FET. It is suitable for protecting 1-cell lithium-ion / lithium polymer rechargeable battery packs from overcharge, overdischarge, and overcurrent.

By using an external overcurrent detection resistor, this IC realizes high-accuracy overcurrent protection with less effect from temperature change.

#### Features High-accuracy voltage detection circuit Overcharge detection voltage 3.500 V to 4.800 V (5 mV step) Accuracy ±15 mV Overcharge release voltage 3.100 V to 4.800 V\*1 Accuracy ±50 mV Overdischarge detection voltage 2.000 V to 3.000 V (10 mV step) Accuracy ±50 mV Overdischarge release voltage 2.000 V to 3.400 V\*2 Accuracy ±75 mV Discharge overcurrent 1 detection voltage -3 mV to -100 mV (0.25 mV step) Accuracy ±0.75 mV -6 mV to -100 mV (0.5 mV step) Discharge overcurrent 2 detection voltage Accuracy ±2 mV Load short-circuiting detection voltage -20 mV to -100 mV (1 mV step) Accuracy ±4 mV Charge overcurrent detection voltage 3 mV to 100 mV (0.25 mV step) Accuracy ±0.75 mV 1.45 V to 2.00 V<sup>\*3</sup> (50 mV step) Accuracy ±50 mV 0 V battery charge inhibition battery voltage Overheat detection function: Available, unavailable • High-accuracy temperature detection circuit with an external NTC thermistor (Resistance: 100 kΩ ±1% or 470 kΩ ±1% at 25°C, B-constant: ±1%) +65°C to +85°C (5°C step) Accuracy ±3°C Overheat detection temperature +55°C to +80°C (5°C step)\*4 Overheat release temperature Accuracy ±5°C • Internal charge pump: Triple boost (regulation voltage = $V_{DD}$ + 4.2 V) • Detection delay times are generated only by an internal circuit (external capacitors are unnecessary). • Discharge overcurrent control function Release condition of discharge overcurrent status: Load disconnection, charger connection Enabled, inhibited • 0 V battery charge: • Power-down function: Available, unavailable • Power-saving function: Available, unavailable · PS pin internal resistance connection In normal status: Pull-up, pull-down In power-saving status: Pull-up, pull-down • PS pin internal resistance value: 1 M $\Omega$ to 10 M $\Omega$ (1 M $\Omega$ step) • PS pin control logic: Active "H". active "L" • High-withstand voltage: VM pin, CO pin and DO pin: absolute maximum rating 28 V • Wide operation temperature range: Ta = -40°C to +85°C Low current consumption 6.0 μA typ., 10 μA max. (Ta = +25°C) During operation: During power-down: 50 nA max. (Ta = +25°C)

During power-saving: • Lead-free, Sn100%, halogen-free<sup>\*5</sup>

During overdischarge:

\*1. Overcharge release voltage = Overcharge detection voltage - Overcharge hysteresis voltage (Overcharge hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.4 V in 50 mV step)

- \*2. Overdischarge release voltage = Overdischarge detection voltage + Overdischarge hysteresis voltage (Overdischarge hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.7 V in 100 mV step)
- \*3. Overdischarge detection voltage 0.25 V ≥ 0 V battery charge inhibition battery voltage
- \*4. Overheat release temperature = Overheat detection temperature 5°C or 10°C
- \*5. Refer to "■ Product Name Structure" for details.

### Applications

- Lithium-ion rechargeable battery pack
- Lithium polymer rechargeable battery pack
- Packages
  - SNT-8A

1.0 µA max. (Ta = +25°C)

50 nA max. (Ta = +25°C)

• WLP-8V

### ABLIC Inc.

# Block Diagram



Figure 1

### Product Name Structure

1. Product name



- **\*1.** Refer to the tape drawing.
- \*2. Refer to "3. Product name list".

### 2. Packages

#### Table 1 Package Drawing Codes

| Package Name | Dimension    | Таре         | Reel         | Land         |
|--------------|--------------|--------------|--------------|--------------|
| SNT-8A       | PH008-A-P-SD | PH008-A-C-SD | PH008-A-R-SD | PH008-A-L-SD |
| WLP-8V       | HV008-A-P-S2 | HV008-A-C-SD | HV008-A-R-SD | HV008-A-L-SD |

### Rev.1.1\_00

## 3. Product name list

### 3.1 WLP-8V

| 3.1 WLP-8V        |                                             |                                           |                                                             |                                                           |                                                                             |                                                                             |                                                                            |                                                          |  |
|-------------------|---------------------------------------------|-------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------|--|
|                   | Table 2 (1 / 4)                             |                                           |                                                             |                                                           |                                                                             |                                                                             |                                                                            |                                                          |  |
| Product Name      | Overcharge<br>Detection<br>Voltage<br>[Vcu] | Overcharge<br>Release<br>Voltage<br>[Vcl] | Overdischarge<br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Overdischarge<br>Release<br>Voltage<br>[V <sub>DU</sub> ] | Discharge<br>Overcurrent 1<br>Detection<br>Voltage<br>[V <sub>DIOV1</sub> ] | Discharge<br>Overcurrent 2<br>Detection<br>Voltage<br>[V <sub>DIOV2</sub> ] | Load Short-<br>circuiting<br>Detection<br>Voltage<br>[V <sub>SHORT</sub> ] | Charge<br>Overcurrent<br>Detection<br>Voltage<br>[Vciov] |  |
| S-821BAAC-H8T7S   | 4.590 V                                     | 4.390 V                                   | 2.500 V                                                     | 2.800 V                                                   | -5.8 mV                                                                     | -                                                                           | -20.5 mV                                                                   | 20 mV                                                    |  |
| S-821BAAD-H8T7S   | 4.620 V                                     | 4.420 V                                   | 2.300 V                                                     | 2.600 V                                                   | -5.8 mV                                                                     | _                                                                           | -20.5 mV                                                                   | 20 mV                                                    |  |
| S-821BAAE-H8T7S   | 4.540 V                                     | 4.340 V                                   | 2.500 V                                                     | 2.800 V                                                   | -7.5 mV                                                                     | -                                                                           | -25 mV                                                                     | 14.5 mV                                                  |  |
| S-821BAAF-H8T7S   | 4.590 V                                     | 4.390 V                                   | 2.300 V                                                     | 2.600 V                                                   | -7.5 mV                                                                     | -                                                                           | -25 mV                                                                     | 14.5 mV                                                  |  |
| S-821BAAK-H8T7S*1 | 4.625 V                                     | 4.425 V                                   | 2.500 V                                                     | 2.900 V                                                   | -5.6 mV                                                                     | -                                                                           | -22.5 mV                                                                   | 18 mV                                                    |  |
| S-821BAAL-H8T7S*1 | 4.660 V                                     | 4.460 V                                   | 2.300 V                                                     | 2.500 V                                                   | -5.6 mV                                                                     | -                                                                           | -26.25 mV                                                                  | 18 mV                                                    |  |

### Table 2 (2 / 4)

| Product Name      | Delay Time<br>Combination <sup>*2</sup> | Release Condition of<br>Discharge Overcrrent<br>Status* <sup>3</sup> | 0 V Battery | 0 V Battery Charge<br>Inhibition Battery<br>Voltage<br>[V₀ıʌਸ਼] | Power-down<br>Function <sup>*5</sup> |
|-------------------|-----------------------------------------|----------------------------------------------------------------------|-------------|-----------------------------------------------------------------|--------------------------------------|
| S-821BAAC-H8T7S   | (1)                                     | Load disconnection                                                   | Inhibited   | 1.550 V                                                         | Unavailable                          |
| S-821BAAD-H8T7S   | (2)                                     | Load disconnection                                                   | Inhibited   | 1.550 V                                                         | Unavailable                          |
| S-821BAAE-H8T7S   | (1)                                     | Load disconnection                                                   | Inhibited   | 1.550 V                                                         | Unavailable                          |
| S-821BAAF-H8T7S   | (2)                                     | Load disconnection                                                   | Inhibited   | 1.550 V                                                         | Unavailable                          |
| S-821BAAK-H8T7S*1 | (3)                                     | Load disconnection                                                   | Inhibited   | 1.250 V                                                         | Available                            |
| S-821BAAL-H8T7S*1 | (4)                                     | Load disconnection                                                   | Inhibited   | 1.250 V                                                         | Available                            |

Table 2 (3 / 4)

| Product Name      | Overheat Detection<br>Function <sup>*6</sup> | Overheat Detection<br>Temperature<br>[T <sub>DET</sub> ] | Overheat Release<br>Temperature<br>[T <sub>REL</sub> ] | NTC Thermistor<br>Resistance Value <sup>*7</sup><br>[R <sub>NTC</sub> ] | B-constant <sup>*7</sup><br>[B] |
|-------------------|----------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------|
| S-821BAAC-H8T7S   | Unavailable                                  | -                                                        | -                                                      | -                                                                       | -                               |
| S-821BAAD-H8T7S   | Unavailable                                  | -                                                        | -                                                      | -                                                                       | -                               |
| S-821BAAE-H8T7S   | Unavailable                                  | -                                                        | -                                                      | -                                                                       | -                               |
| S-821BAAF-H8T7S   | Unavailable                                  | -                                                        | -                                                      | -                                                                       | -                               |
| S-821BAAK-H8T7S*1 | Unavailable                                  | -                                                        | _                                                      | -                                                                       | _                               |
| S-821BAAL-H8T7S*1 | Unavailable                                  | -                                                        | -                                                      | -                                                                       | -                               |

#### Table 2 (4 / 4) PS Pin Internal Resistance PS Pin PS Pin PS Pin PS Pin Connection\*10 Power-saving Internal Voltage Voltage "L"\*13 Product Name Control "H"\*12 Function<sup>\*8</sup> Resistance\*11 Normal Power-saving Logic\*9 [VPSL] Status Status [R<sub>PS</sub>] [VPSH] S-821BAAC-H8T7S Unavailable --\_ -S-821BAAD-H8T7S Unavailable ------S-821BAAE-H8T7S Unavailable \_ \_ -\_ \_ -S-821BAAF-H8T7S Unavailable S-821BAAK-H8T7S\*1 Available Active "H" 5 MΩ Vss + 0.65 V Vss + 0.60 V Pull-down Pull-down S-821BAAL-H8T7S\*1 Available Active "H" Pull-down Pull-down 5 MΩ Vss + 0.65 V Vss + 0.60 V

\*1 Under development

\*2. Refer to **Table 4** about the details of the delay time combinations.

\*3. Release condition of discharge overcurrent status: Load disconnection, charger connection.

- \*4. 0 V battery charge: Enabled, inhibited.
- **\*5.** Power-down function: Available, unavailable
- \*6. Overheat detection function: Available, unavailable
- \*7. Temperature detection accuracy varies with NTC thermistor specifications.

When an NTC thermistor listed in Table 3 (3 / 4) is connected, the detection temperature and accuracy can be achieved.

- \*8. Power-saving function: Available, unavailable
- \*9. PS pin control Logic: Active "H", active "L"
- **\*10.** PS pin internal resistance connection: Pull-up, pull-down
- \*11. PS pin internal resistance value: 1 M $\Omega$  to 10 M $\Omega$  (1 M $\Omega$  step)
- \*12. PS pin voltage "H": Vss + 0.65 V, VdD 0.90 V
- \*13. PS pin voltage "L": Vss + 0.60 V, VDD 0.90 V

Remark Please contact our sales representatives for products other than the above.

Caution Do not apply voltages exceeding the absolute maximum ratings shown in Table 8.

|                           |                                                             |                                                                |                                                                                | Table 3                                                                        |                                                                  |                                                             |                                                                |                                                              |                                            |
|---------------------------|-------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------|
| Delay Time<br>Combination | Overcharge<br>Detection<br>Delay Time<br>[t <sub>cu</sub> ] | Overdischarge<br>Detection<br>Delay Time<br>[t <sub>DL</sub> ] | Discharge<br>Overcurrent 1<br>Detection<br>Delay Time<br>[t <sub>DIOV1</sub> ] | Discharge<br>Overcurrent 2<br>Detection<br>Delay Time<br>[t <sub>DIOV2</sub> ] | Load Short-<br>circuiting<br>Detection<br>Delay Time<br>[tsHort] | Charge<br>Overcurrent<br>Detection<br>Delay Time<br>[tcɪov] | Overheat<br>Detection<br>Delay<br>Time<br>[t <sub>TDET</sub> ] | Overheat<br>Release<br>Delay<br>Time<br>[t <sub>TREL</sub> ] | Power-<br>saving<br>Delay<br>Time<br>[t⊵s] |
| (1)                       | 512 ms                                                      | 64 ms                                                          | 128 ms                                                                         | -                                                                              | 280 µs                                                           | 32 ms                                                       | -                                                              | -                                                            | -                                          |
| (2)                       | 1.0 s                                                       | 64 ms                                                          | 256 ms                                                                         | -                                                                              | 280 µs                                                           | 64 ms                                                       | -                                                              | -                                                            | -                                          |
| (3)                       | 512 ms                                                      | 64 ms                                                          | 256 ms                                                                         | -                                                                              | 280 µs                                                           | 64 ms                                                       | -                                                              | -                                                            | 128 ms                                     |
| (4)                       | 1.0 s                                                       | 64 ms                                                          | 512 ms                                                                         | -                                                                              | 280 µs                                                           | 128 ms                                                      | -                                                              | -                                                            | 256 ms                                     |

**Remark** The delay times can be changed within the range listed in **Table 5**. For details, please contact our sales representatives.

| Table 4                                      |                    |        |        |        |        |        |        |                               |  |
|----------------------------------------------|--------------------|--------|--------|--------|--------|--------|--------|-------------------------------|--|
| Delay Time                                   | Symbol             |        | Remark |        |        |        |        |                               |  |
| Overcharge detection delay time              | tcu                | 256 ms | 512 ms | 1.0 s  | -      | -      | -      | Select a value from the left. |  |
| Overdischarge detection delay time           | t <sub>DL</sub>    | 32 ms  | 64 ms  | 128 ms | -      | -      | -      | Select a value from the left. |  |
| Discharge overcurrent 1                      | taran              | 16 ms  | 32 ms  | 64 ms  | 128 ms | 256 ms | 512 ms | Select a value from           |  |
| detection delay time                         | t <sub>DIOV1</sub> | 1.0 s  | 2.0 s  | 3.0 s  | 3.75 s | 4.0 s  | -      | the left.                     |  |
| Discharge overcurrent 2 detection delay time | t <sub>DIOV2</sub> | 16 ms  | 32 ms  | 64 ms  | 128 ms | -      | -      | Select a value from the left. |  |
| Load short-circuiting detection delay time   | <b>t</b> short     | 280 µs | 530 µs | -      | -      | -      | -      | Select a value from the left. |  |
| Charge overcurrent detection delay time      | tciov              | 16 ms  | 32 ms  | 64 ms  | 128 ms | -      | -      | Select a value from the left. |  |
| Overheat detection delay time                | <b>t</b> tdet      | 256 ms | 512 ms | 1.0 s  | -      | -      | -      | Select a value from the left. |  |
| Overheat release delay time                  | t <sub>TREL</sub>  | 256 ms | _      | -      | -      | -      | -      | Select a value from the left. |  |
| Power-saving delay time                      | t <sub>PS</sub>    | 16 ms  | 32 ms  | 64 ms  | 128 ms | 256 ms | 512 ms | Select a value from the left. |  |

# Pin Configuration

### 1. SNT-8A



Figure 2

|         | Table 5                    |                                                                                |  |  |  |  |  |  |  |
|---------|----------------------------|--------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Pin No. | Pin No. Symbol Description |                                                                                |  |  |  |  |  |  |  |
| 1       | VDD                        | Input pin for positive power supply                                            |  |  |  |  |  |  |  |
| 2       | со                         | Connection pin of charge control FET gate<br>(Charge pump output)              |  |  |  |  |  |  |  |
| 3       | DO                         | Connection pin of discharge control FET gate (Charge pump output)              |  |  |  |  |  |  |  |
| 4       | VM                         | Input pin for external positive voltage                                        |  |  |  |  |  |  |  |
| 5       | VINI                       | Voltage detection pin between VINI pin and VDD pin (Overcurrent detection pin) |  |  |  |  |  |  |  |
| 6       | PS*1                       | Input pin for power-saving                                                     |  |  |  |  |  |  |  |
| 7       | TH*2                       | Thermistor connection pin                                                      |  |  |  |  |  |  |  |
| 8       | VSS                        | Input pin for negative power supply                                            |  |  |  |  |  |  |  |

\*1. If the power-saving function is unavailable, the PS pin must be left open.

\*2. If the overheat detection function is unavailable, the TH pin must be connected to the VDD pin or the VSS pin.

#### 2. WLP-8V

Bottom view



| Table 6 |        |                                                    |  |  |  |  |
|---------|--------|----------------------------------------------------|--|--|--|--|
| Pin No. | Symbol | Description                                        |  |  |  |  |
| A1      | VSS    | Input pin for negative power supply                |  |  |  |  |
| A2      | VDD    | Input pin for positive power supply                |  |  |  |  |
| B1      | TH*2   | Thermistor connection pin                          |  |  |  |  |
| B2      | co     | Connection pin of charge control FET gate          |  |  |  |  |
| DZ      | 00     | (Charge pump output)                               |  |  |  |  |
| C1      | PS*1   | Input pin for power-saving                         |  |  |  |  |
| C2      | ро     | Connection pin of discharge control FET gate       |  |  |  |  |
| 02      | 00     | (Charge pump output)                               |  |  |  |  |
| D1      | VINI   | Voltage detection pin between VINI pin and VDD pin |  |  |  |  |
|         | VIINI  | (Overcurrent detection pin)                        |  |  |  |  |
| D2      | VM     | Input pin for external positive voltage            |  |  |  |  |

Figure 3

\*1. If the power-saving function is unavailable, the PS pin must be left open.

\*2. If the overheat detection function is unavailable, the TH pin must be connected to the VDD pin or the VSS pin.

# ■ Absolute Maximum Ratings

Table 7

|                                           |                  |             | (Ta = +25°C unless otherwise                   | specified) |
|-------------------------------------------|------------------|-------------|------------------------------------------------|------------|
| Item                                      | Symbol           | Applied Pin | Absolute Maximum Rating                        | Unit       |
| Input voltage between VDD pin and VSS pin | V <sub>DS</sub>  | VDD         | Vss - 0.3 to Vss + 6.0                         | V          |
| VINI pin input voltage                    | Vvini            | VINI        | V <sub>SS</sub> - 0.3 to V <sub>DD</sub> + 0.3 | V          |
| VM pin input voltage                      | Vvm              | VM          | Vss - 0.3 to Vss + 28                          | V          |
| TH pin input voltage                      | VTH              | ТН          | V <sub>SS</sub> - 0.3 to V <sub>DD</sub> + 0.3 | V          |
| PS pin input voltage                      | V <sub>PS</sub>  | PS          | V <sub>SS</sub> - 0.3 to V <sub>SS</sub> + 6.0 | V          |
| DO pin output voltage                     | V <sub>DO</sub>  | DO          | Vss - 0.3 to Vss + 28                          | V          |
| CO pin output voltage                     | Vco              | со          | Vss - 0.3 to Vss + 28                          | V          |
| Operation ambient temperature             | Topr             | -           | -40 to +85                                     | °C         |
| Storage temperature                       | T <sub>stg</sub> | -           | -55 to +125                                    | °C         |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

## ■ Thermal Resistance Value

| Table 8                                  |                 |        |          |      |      |      |      |  |  |
|------------------------------------------|-----------------|--------|----------|------|------|------|------|--|--|
| Item                                     | Symbol          | C      | ondition | Min. | Тур. | Max. | Unit |  |  |
|                                          |                 |        | Board A  | -    | 211  | -    | °C/W |  |  |
|                                          | θ <sub>JA</sub> |        | Board B  | -    | 173  | -    | °C/W |  |  |
| Junction-to-ambient thermal resistance*1 |                 | SNT-8A | Board C  | -    | -    | -    | °C/W |  |  |
|                                          |                 |        | Board D  | -    | -    | -    | °C/W |  |  |
|                                          |                 |        | Board E  | -    | -    | -    | °C/W |  |  |

\*1. Test environment: compliance with JEDEC STANDARD JESD51-2A

**Remark** Refer to "■ **Power Dissipation**" and "**Test Board**" for details.

## Electrical Characteristics

1. Ta = +25°C

Table 9 (1 / 2)

|                                                                                                                      |                     | l able 9 (1 / 2)                                                                | / <del>*</del>            | . 05%0                 |                           |       |                |
|----------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------|---------------------------|------------------------|---------------------------|-------|----------------|
|                                                                                                                      |                     |                                                                                 | (la                       | = +25°C ur             | nless otherwis            | se sp |                |
| ltem                                                                                                                 | Symbol              | Condition                                                                       | Min.                      | Тур.                   | Max.                      | Unit  | Test<br>Circui |
| Detection Voltage                                                                                                    |                     |                                                                                 | 1                         |                        |                           |       |                |
| Overcharge detection voltage                                                                                         | V <sub>CU</sub>     | -                                                                               | V <sub>CU</sub> - 0.015   | V <sub>CU</sub>        | V <sub>CU</sub> + 0.015   | V     | 1              |
| Oversberge release veltage                                                                                           | Va                  | V <sub>CL</sub> ≠ V <sub>CU</sub>                                               | V <sub>CL</sub> - 0.050   | V <sub>CL</sub>        | V <sub>CL</sub> + 0.050   | V     | 1              |
| Overcharge release voltage                                                                                           | V <sub>CL</sub>     | $V_{CL} = V_{CU}$                                                               | V <sub>CL</sub> - 0.020   | V <sub>CL</sub>        | V <sub>CL</sub> + 0.015   | V     | 1              |
| Overdischarge detection voltage                                                                                      | $V_{DL}$            | -                                                                               | V <sub>DL</sub> - 0.050   | V <sub>DL</sub>        | V <sub>DL</sub> + 0.050   | V     | 2              |
| Quardiacharga ralagaa valtaga                                                                                        | V                   | V <sub>DL</sub> ≠ V <sub>DU</sub>                                               | V <sub>DU</sub> - 0.075   | V <sub>DU</sub>        | V <sub>DU</sub> + 0.075   | V     | 2              |
| Overdischarge release voltage                                                                                        | V <sub>DU</sub>     | $V_{DL} = V_{DU}$                                                               | V <sub>DU</sub> - 0.050   | V <sub>DU</sub>        | V <sub>DU</sub> + 0.050   | V     | 2              |
| Discharge overcurrent 1 detection voltage                                                                            | V <sub>DIOV1</sub>  | -                                                                               | V <sub>DIOV1</sub> - 0.75 | V <sub>DIOV1</sub>     | V <sub>DIOV1</sub> + 0.75 | mV    | 2              |
| Discharge overcurrent 2 detection voltage                                                                            | V <sub>DIOV2</sub>  | -                                                                               | V <sub>DIOV2</sub> - 2    | V <sub>DIOV2</sub>     | V <sub>DIOV2</sub> + 2    | mV    | 2              |
| Load short-circuiting detection voltage                                                                              | V <sub>SHORT</sub>  | -                                                                               | V <sub>SHORT</sub> - 4    | VSHORT                 | V <sub>SHORT</sub> + 4    | mV    | 2              |
| Load short-circuiting 2 detection voltage                                                                            | V <sub>SHORT2</sub> | -                                                                               | V <sub>SS</sub> + 0.3     | V <sub>SS</sub> + 0.6  | V <sub>SS</sub> + 1.0     | V     | 2              |
| Charge overcurrent detection voltage                                                                                 | V <sub>CIOV</sub>   | -                                                                               | V <sub>CIOV</sub> - 0.75  | V <sub>CIOV</sub>      | V <sub>CIOV</sub> + 0.75  | mV    | 2              |
| Discharge overcurrent release voltage<br>(Release condition of discharge overcurrent<br>status "load disconnection") | V <sub>RIOV</sub>   | V <sub>DD</sub> = 3.4 V                                                         | V <sub>DD</sub> × 0.17    | V <sub>DD</sub> × 0.20 | V <sub>DD</sub> × 0.23    | v     | 2              |
| Discharge overcurrent release voltage<br>(Release condition of discharge overcurrent<br>status "charger connection") | V <sub>DRIOV</sub>  | -                                                                               | V <sub>DD</sub> - 0.480   | V <sub>DD</sub> - 0.4  | V <sub>DD</sub> - 0.320   | V     | 2              |
| PS pin voltage "H"                                                                                                   | V <sub>PSH</sub>    | -                                                                               | V <sub>PSH</sub> - 0.4    | V <sub>PSH</sub>       | V <sub>PSH</sub> + 0.4    | V     | 1              |
| PS pin voltage "L"                                                                                                   | V <sub>PSL</sub>    | -                                                                               | V <sub>PSL</sub> - 0.4    | V <sub>PSL</sub>       | V <sub>PSL</sub> + 0.4    | V     | 1              |
| Detection Temperature with an External N                                                                             | C Therm             | istor                                                                           |                           |                        |                           |       |                |
| Overheat detection temperature <sup>*1</sup>                                                                         | T <sub>DET</sub>    | -                                                                               | T <sub>DET</sub> - 3      | T <sub>DET</sub>       | T <sub>DET</sub> + 3      | °C    | 1              |
| Overheat release temperature*1                                                                                       | T <sub>REL</sub>    | -                                                                               | T <sub>REL</sub> - 5      | T <sub>REL</sub>       | T <sub>REL</sub> + 5      | °C    | 1              |
| 0 V Battery Charge                                                                                                   |                     |                                                                                 |                           |                        |                           |       |                |
| 0 V battery charge starting charger voltage                                                                          | V <sub>0CHA</sub>   | 0 V battery charge enabled                                                      | 1.1                       | -                      | -                         | V     | 1              |
| 0 V battery charge inhibition battery voltage                                                                        | Voinh               | 0 V battery charge inhibited<br>(1.45 V $\leq$ V <sub>0INH</sub> $\leq$ 2.00 V) | V <sub>0INH</sub> - 0.05  | V <sub>0INH</sub>      | V <sub>0INH</sub> + 0.05  | V     | 1              |
|                                                                                                                      | - ONALL             | 0 V battery charge inhibited<br>(V <sub>0INH</sub> = 1.25 V)                    | V <sub>0INH</sub> - 0.10  | VOINH                  | V <sub>0INH</sub> + 0.10  | V     | 1              |
| Internal Resistance                                                                                                  | 1                   | I                                                                               | ſ                         | 1                      | r                         | 1     | <del></del>    |
| Resistance between VDD pin and VM pin                                                                                | R <sub>VMD</sub>    | V <sub>DD</sub> = 3.4 V, V <sub>VM</sub> = 2.4 V                                | 5                         | 15                     | 30                        | kΩ    | 4              |
| Resistance between VM pin and VSS pin                                                                                | R <sub>VMS</sub>    | V <sub>DD</sub> = 1.8 V, V <sub>VM</sub> = 1.8 V                                | 450                       | 900                    | 1800                      | kΩ    | 4              |
| Input Voltage                                                                                                        |                     | Γ                                                                               |                           |                        |                           |       | <del></del>    |
| Operation voltage between VDD pin and<br>VSS pin                                                                     | V <sub>DSOP1</sub>  | -                                                                               | 1.5                       | -                      | 6.0                       | V     | -              |
| Operation voltage between VM pin and<br>VSS pin                                                                      | V <sub>DSOP2</sub>  | -                                                                               | 1.5                       | -                      | 28                        | V     | -              |
| Input Current                                                                                                        |                     |                                                                                 |                           |                        |                           |       |                |
| Current consumption during operation                                                                                 | I <sub>OPE</sub>    | V <sub>DD</sub> = V <sub>VM</sub> = 3.4 V                                       | -                         | 6.0                    | 10                        | μA    | 3              |
| Current consumption during power-down                                                                                | I <sub>PDN</sub>    | V <sub>DD</sub> = 1.5 V, V <sub>VM</sub> = 0 V                                  | -                         | -                      | 0.05                      | μA    | 3              |
| Current consumption during overdischarge                                                                             | I <sub>OPED</sub>   | V <sub>DD</sub> = 1.5 V, V <sub>VM</sub> = 0 V                                  | -                         | -                      | 1.0                       | μA    | 3              |
| Current consumption during power-saving                                                                              | I <sub>PS</sub>     | V <sub>DD</sub> = 3.4 V, V <sub>VM</sub> = 0 V                                  | -                         | -                      | 0.05                      | μA    | 3              |

(Ta = +25°C unless otherwise specified) Test Symbol Condition Min. Max. Unit Item Тур. Circuit Output Voltage  $V_{DD} = V_{VM} = 3.4 V,$ CO pin output voltage "H" V<sub>DD</sub> + 4.2 V<sub>DD</sub> + 4.4 V Vсон V<sub>DD</sub> + 4.0 2 Cco = 4.7 nF, Icout = 0 μA  $V_{DD} = V_{VM} = 3.4 V$ DO pin output voltage "H" Vdoh V<sub>DD</sub> + 4.0 V<sub>DD</sub> + 4.2 V<sub>DD</sub> + 4.4 ٧ 2  $C_{DO} = 4.7 \text{ nF}, I_{DOUT} = 0 \mu A$ Output Resistance RCOL kΩ CO pin resistance "L" 1 2.5 5 5 -DO pin resistance "L" RDOL kΩ -1 2.5 5 5 Delay Time t<sub>CU</sub> × 0.7 -6 Overcharge detection delay time t<sub>cu</sub> t<sub>cu</sub> t<sub>CU</sub> × 1.3 Overdischarge detection delay time  $t_{DL} \times 0.7$ -6 t<sub>DL</sub> t<sub>DL</sub> × 1.3 t<sub>DL</sub> Discharge overcurrent 1 detection delay time t<sub>DIOV1</sub> t<sub>DIOV1</sub> × 0.75 t<sub>DIOV1</sub> × 1.25 -6 t<sub>DIOV1</sub> Discharge overcurrent 2 detection delay time tDIOV2  $t_{DIOV2} \times 0.7$ t<sub>DIOV2</sub> × 1.3 -6 t<sub>DIOV2</sub> Load short-circuiting detection delay time -6 t<sub>SHORT</sub> × 0.7 t<sub>SHORT</sub> × 1.3 **t**SHORT tSHORT Charge overcurrent detection delay time tciov  $t_{CIOV} \times 0.7$ t<sub>CIOV</sub> t<sub>CIOV</sub> × 1.3 6 Overheat detection delay time -t<sub>TDET</sub> × 0.7 t<sub>TDET</sub> × 1.3 6 t<sub>TDET</sub> t<sub>TDET</sub> Overheat release delay time -6 t<sub>TREL</sub> t<sub>TREL</sub> × 0.6 t<sub>TREL</sub> t<sub>TREL</sub> × 1.4 -Power-saving delay time t<sub>PS</sub> t<sub>PS</sub> × 0.7 t<sub>PS</sub> × 1.3 6 t<sub>PS</sub> --

\*1. Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

| Table | 9 | (2/ | 2) |
|-------|---|-----|----|

Rev.1.1\_00

## 2. Ta = -20°C to +60°C<sup>\*1</sup>

|                                                                                                                      |                     | Table 10 (1 / 2)                                                         |                                         |                        |                           |       |                 |
|----------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------|-----------------------------------------|------------------------|---------------------------|-------|-----------------|
|                                                                                                                      | -                   | (                                                                        | (Ta = -20°C to                          | +60°C*1 ur             | nless otherwis            | se sp | ecified)        |
| Item                                                                                                                 |                     | Condition                                                                | Min.                                    | Тур.                   | Max.                      | Unit  | Test<br>Circuit |
| Detection Voltage                                                                                                    |                     |                                                                          |                                         |                        | -                         |       | 1               |
| Overcharge detection voltage                                                                                         | Vcu                 | -                                                                        | V <sub>CU</sub> - 0.020                 | Vcu                    | V <sub>CU</sub> + 0.020   | V     | 1               |
| Overcharge release voltage                                                                                           | V <sub>CL</sub>     | V <sub>CL</sub> ≠ V <sub>CU</sub>                                        | V <sub>CL</sub> - 0.065                 | V <sub>CL</sub>        | V <sub>CL</sub> + 0.057   | V     | 1               |
| Overcharge release voltage                                                                                           | V CL                | $V_{CL} = V_{CU}$                                                        | V <sub>CL</sub> - 0.025                 | V <sub>CL</sub>        | V <sub>CL</sub> + 0.020   | V     | 1               |
| Overdischarge detection voltage                                                                                      | V <sub>DL</sub>     | -                                                                        | V <sub>DL</sub> - 0.060 V <sub>DL</sub> |                        | V <sub>DL</sub> + 0.055   | V     | 2               |
| Overdiasherra valasas valtava                                                                                        |                     | V <sub>DL</sub> ≠ V <sub>DU</sub>                                        | V <sub>DU</sub> - 0.085                 | V <sub>DU</sub>        | V <sub>DU</sub> + 0.080   | V     | 2               |
| Overdischarge release voltage                                                                                        | V <sub>DU</sub>     | V <sub>DL</sub> = V <sub>DU</sub>                                        | V <sub>DU</sub> - 0.060                 | V <sub>DU</sub>        | V <sub>DU</sub> + 0.055   | V     | 2               |
| Discharge overcurrent 1 detection voltage                                                                            | V <sub>DIOV1</sub>  | -                                                                        | V <sub>DIOV1</sub> - 1.25               | V <sub>DIOV1</sub>     | V <sub>DIOV1</sub> + 1.25 | mV    | 2               |
| Discharge overcurrent 2 detection voltage                                                                            | V <sub>DIOV2</sub>  | -                                                                        | V <sub>DIOV2</sub> - 2                  | V <sub>DIOV2</sub>     | V <sub>DIOV2</sub> + 2    | mV    | 2               |
| Load short-circuiting detection voltage                                                                              | VSHORT              | -                                                                        | V <sub>SHORT</sub> - 4                  | V <sub>SHORT</sub>     | V <sub>SHORT</sub> + 4    | mV    | 2               |
| Load short-circuiting 2 detection voltage                                                                            | V <sub>SHORT2</sub> | -                                                                        | V <sub>SS</sub> + 0.1                   | V <sub>SS</sub> + 0.6  | V <sub>SS</sub> + 1.2     | V     | 2               |
| Charge overcurrent detection voltage                                                                                 | V <sub>CIOV</sub>   | -                                                                        | V <sub>CIOV</sub> - 1.25                | V <sub>CIOV</sub>      | V <sub>CIOV</sub> + 1.25  | mV    | 2               |
| Discharge overcurrent release voltage<br>(Release condition of discharge overcurrent status<br>"load disconnection") | V <sub>RIOV</sub>   | V <sub>DD</sub> = 3.4 V                                                  | V <sub>DD</sub> × 0.17                  | V <sub>DD</sub> × 0.20 | V <sub>DD</sub> × 0.23    | V     | 2               |
| Discharge overcurrent release voltage<br>(Release condition of discharge overcurrent status<br>"charger connection") | VDRIOV              | -                                                                        | V <sub>DD</sub> - 0.550                 | V <sub>DD</sub> - 0.4  | V <sub>DD</sub> - 0.250   | v     | 2               |
| PS pin voltage "H" V <sub>P</sub>                                                                                    |                     | -                                                                        | V <sub>PSH</sub> - 0.5                  | V <sub>PSH</sub>       | V <sub>PSH</sub> + 0.5    | V     | 1               |
| PS pin voltage "L" V <sub>PSL</sub>                                                                                  |                     | -                                                                        | V <sub>PSL</sub> - 0.5                  | V <sub>PSL</sub>       | V <sub>PSL</sub> + 0.5    | V     | 1               |
| Detection Temperature with an External NT                                                                            | C Therm             | istor                                                                    | 1                                       |                        |                           | •     |                 |
| Overheat detection temperature*1                                                                                     | T <sub>DET</sub>    | -                                                                        | T <sub>DET</sub> - 3                    | T <sub>DET</sub>       | T <sub>DET</sub> + 3      | °C    | 1               |
| Overheat release temperature*1                                                                                       | T <sub>REL</sub>    | -                                                                        | T <sub>REL</sub> - 5                    | T <sub>REL</sub>       | T <sub>REL</sub> + 5      | °C    | 1               |
| 0 V Battery Charge                                                                                                   | <b>1</b>            | 1                                                                        | 1                                       | T                      | r                         | 1     | 1               |
| 0 V battery charge starting charger voltage                                                                          | V <sub>0CHA</sub>   | 0 V battery charge<br>enabled                                            | 1.5                                     | -                      | -                         | V     | 1               |
| 0 V battery charge inhibition battery voltage                                                                        | V <sub>0INH</sub>   | 0 V battery charge<br>inhibited<br>(1.45 V ≤ V <sub>0INH</sub> ≤ 2.00 V) | V <sub>0INH</sub> - 0.05                | Voinh                  | V <sub>0INH</sub> + 0.05  | V     | 1               |
|                                                                                                                      |                     | 0 V battery charge<br>inhibited<br>(V <sub>0INH</sub> = 1.25 V)          | V <sub>0INH</sub> - 0.10                | Voinh                  | V <sub>0INH</sub> + 0.10  | V     | 1               |
| Internal Resistance                                                                                                  | 1                   |                                                                          | 1                                       | 1                      |                           | 1     |                 |
| Resistance between VDD pin and VM pin                                                                                | R <sub>VMD</sub>    | $V_{DD} = 3.4 \text{ V}, V_{VM} = 2.4 \text{ V}$                         | 3                                       | 15                     | 35                        | kΩ    | 4               |
| Resistance between VM pin and VSS pin                                                                                | R <sub>VMS</sub>    | V <sub>DD</sub> = 1.8 V, V <sub>VM</sub> = 1.8 V                         | 300                                     | 900                    | 2200                      | kΩ    | 4               |
| Input Voltage                                                                                                        | 1                   |                                                                          |                                         | 1                      |                           | 1     | 1               |
| Operation voltage between VDD pin and<br>VSS pin                                                                     | V <sub>DSOP1</sub>  | -                                                                        | 1.5                                     | -                      | 6.0                       | V     | -               |
| Operation voltage between VM pin and<br>VSS pin                                                                      | V <sub>DSOP2</sub>  | -                                                                        | 1.5                                     | -                      | 28                        | V     | -               |
| Input Current                                                                                                        |                     |                                                                          |                                         |                        |                           |       |                 |
| Current consumption during operation                                                                                 | I <sub>OPE</sub>    | V <sub>DD</sub> = V <sub>VM</sub> = 3.4 V - 6.0                          |                                         | 6.0                    | 12                        | μA    | 3               |
| Current consumption during power-down                                                                                | I <sub>PDN</sub>    | V <sub>DD</sub> = 1.5 V, V <sub>VM</sub> = 0 V                           | -                                       | -                      | 0.1                       | μA    | 3               |
| Current consumption during overdischarge                                                                             | I <sub>OPED</sub>   | V <sub>DD</sub> = 1.5 V, V <sub>VM</sub> = 0 V                           |                                         |                        |                           | μA    | 3               |
| Current consumption during power-saving I <sub>PS</sub> V <sub>DD</sub>                                              |                     | $V_{DD} = 3.4 \text{ V}, V_{VM} = 0 \text{ V}$                           | 0.1                                     |                        |                           | μA    | 3               |

Rev.1.1\_00

|                                                               |                    | Table 10 (2 / 2)                                                                                 |                           |                       |                           |       |                 |
|---------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------|---------------------------|-----------------------|---------------------------|-------|-----------------|
|                                                               |                    |                                                                                                  | (Ta = -20°C to            | • +60°C*¹ u           | nless otherwi             | se sp | ecified)        |
| ltem                                                          |                    | Condition                                                                                        | Min.                      | Тур.                  | Max.                      | Unit  | Test<br>Circuit |
| Output Voltage                                                |                    |                                                                                                  |                           |                       |                           |       | -               |
| CO pin output voltage "H"                                     | Vсон               | V <sub>DD</sub> = V <sub>VM</sub> = 3.4 V,<br>C <sub>CO</sub> = 4.7 nF, I <sub>COUT</sub> = 0 μA | V <sub>DD</sub> + 4.0     | V <sub>DD</sub> + 4.2 | V <sub>DD</sub> + 4.4     | V     | 2               |
| DO pin output voltage "H"                                     | Vdoh               | V <sub>DD</sub> = V <sub>VM</sub> = 3.4 V,<br>C <sub>DO</sub> = 4.7 nF, I <sub>DOUT</sub> = 0 μA | V <sub>DD</sub> + 4.0     | V <sub>DD</sub> + 4.2 | V <sub>DD</sub> + 4.4     | V     | 2               |
| Output Resistance                                             |                    |                                                                                                  |                           |                       |                           |       |                 |
| CO pin resistance "L"                                         |                    | -                                                                                                | 1                         | 2.5                   | 7.5                       | kΩ    | 5               |
| DO pin resistance "L" RD                                      |                    | -                                                                                                | 1                         | 2.5                   | 7.5                       | kΩ    | 5               |
| Delay Time                                                    |                    |                                                                                                  |                           |                       |                           |       |                 |
| Overcharge detection delay time                               | t <sub>CU</sub>    | -                                                                                                | t <sub>CU</sub> × 0.6     | t <sub>cu</sub>       | t <sub>CU</sub> × 1.4     | -     | 6               |
| Overdischarge detection delay time                            | t <sub>DL</sub>    | -                                                                                                | t <sub>DL</sub> × 0.6     | t <sub>DL</sub>       | t <sub>DL</sub> × 1.4     | -     | 6               |
| Discharge overcurrent 1 detection delay time                  | t <sub>DIOV1</sub> | -                                                                                                | t <sub>DIOV1</sub> × 0.65 | t <sub>DIOV1</sub>    | t <sub>DIOV1</sub> × 1.35 | -     | 6               |
| Discharge overcurrent 2 detection delay time                  | t <sub>DIOV2</sub> | -                                                                                                | t <sub>DIOV2</sub> × 0.6  | t <sub>DIOV2</sub>    | t <sub>DIOV2</sub> × 1.4  | -     | 6               |
| Load short-circuiting detection delay time t <sub>SHORT</sub> |                    | -                                                                                                | t <sub>SHORT</sub> × 0.6  | t <sub>SHORT</sub>    | t <sub>SHORT</sub> × 1.4  | -     | 6               |
| Charge overcurrent detection delay time                       | t <sub>ciov</sub>  | -                                                                                                | t <sub>CIOV</sub> × 0.6   | t <sub>CIOV</sub>     | t <sub>CIOV</sub> × 1.4   | -     | 6               |
| Overheat detection delay time                                 | t <sub>TDET</sub>  | -                                                                                                | t <sub>TDET</sub> × 0.6   | t <sub>TDET</sub>     | t <sub>TDET</sub> × 1.4   | -     | 6               |
| Overheat release delay time                                   | t <sub>TREL</sub>  | -                                                                                                | t <sub>TREL</sub> × 0.5   | t <sub>TREL</sub>     | t <sub>TREL</sub> × 1.5   | -     | 6               |
| Power-saving delay time                                       | t <sub>PS</sub>    | -                                                                                                | t <sub>PS</sub> × 0.6     | t <sub>PS</sub>       | t <sub>PS</sub> × 1.4     | -     | 6               |

\*1. Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

### 3. Ta = -40°C to +85°C<sup>\*1</sup>

|                                                                                                                      |                     | Table 11 (1 / 2)                                                         | (Ta = -40°C to                               | +85°C*1 ur             | less otherwis             | se sp | ecified)        |
|----------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------|----------------------------------------------|------------------------|---------------------------|-------|-----------------|
| Item                                                                                                                 |                     | Condition                                                                | Min. Typ.                                    |                        | Max.                      | Unit  | Test<br>Circuit |
| Detection Voltage                                                                                                    |                     |                                                                          | •                                            | 1                      |                           | T     |                 |
| Overcharge detection voltage                                                                                         | V <sub>CU</sub>     | -                                                                        | V <sub>CU</sub> - 0.045                      | V <sub>CU</sub>        | V <sub>CU</sub> + 0.030   | V     | 1               |
| Overcharge release voltage                                                                                           | V <sub>CL</sub>     | V <sub>CL</sub> ≠ V <sub>CU</sub>                                        | V <sub>CL</sub> - 0.080                      | V <sub>CL</sub>        | V <sub>CL</sub> + 0.060   | V     | 1               |
|                                                                                                                      | VCL                 | V <sub>CL</sub> = V <sub>CU</sub>                                        | V <sub>CL</sub> - 0.050                      | V <sub>CL</sub>        | V <sub>CL</sub> + 0.030   | V     | 1               |
| Overdischarge detection voltage                                                                                      | V <sub>DL</sub>     | -                                                                        | V <sub>DL</sub> - 0.080 V <sub>DL</sub>      |                        | V <sub>DL</sub> + 0.060   | V     | 2               |
| Overdischarge release voltage                                                                                        | V <sub>DU</sub>     | V <sub>DL</sub> ≠ V <sub>DU</sub>                                        | V <sub>DU</sub> - 0.105                      | V <sub>DU</sub>        | V <sub>DU</sub> + 0.085   | V     | 2               |
|                                                                                                                      | V DU                | $V_{DL} = V_{DU}$                                                        | V <sub>DU</sub> - 0.080                      | V <sub>DU</sub>        | V <sub>DU</sub> + 0.060   | V     | 2               |
| Discharge overcurrent 1 detection voltage                                                                            | V <sub>DIOV1</sub>  | -                                                                        | V <sub>DIOV1</sub> - 1.25 V <sub>DIOV1</sub> |                        | V <sub>DIOV1</sub> + 1.25 | mV    | 2               |
| Discharge overcurrent 2 detection voltage                                                                            | V <sub>DIOV2</sub>  | -                                                                        | V <sub>DIOV2</sub> - 2                       | V <sub>DIOV2</sub>     | V <sub>DIOV2</sub> + 2    | mV    | 2               |
| Load short-circuiting detection voltage                                                                              | VSHORT              | -                                                                        | V <sub>SHORT</sub> - 4                       | V <sub>SHORT</sub>     | V <sub>SHORT</sub> + 4    | mV    | 2               |
| Load short-circuiting 2 detection voltage                                                                            | V <sub>SHORT2</sub> | -                                                                        | V <sub>SS</sub> + 0.1                        | V <sub>SS</sub> + 0.6  | V <sub>SS</sub> + 1.2     | V     | 2               |
| Charge overcurrent detection voltage                                                                                 | V <sub>CIOV</sub>   | -                                                                        | V <sub>CIOV</sub> - 1.25                     | V <sub>CIOV</sub>      | V <sub>CIOV</sub> + 1.25  | mV    | 2               |
| Discharge overcurrent release voltage<br>(Release condition of discharge overcurrent status<br>"load disconnection") | V <sub>RIOV</sub>   | V <sub>DD</sub> = 3.4 V                                                  | V <sub>DD</sub> × 0.17                       | V <sub>DD</sub> × 0.20 | V <sub>DD</sub> × 0.23    | v     | 2               |
| Discharge overcurrent release voltage<br>(Release condition of discharge overcurrent status<br>"charger connection") | V <sub>DRIOV</sub>  | -                                                                        | V <sub>DD</sub> - 0.600                      | V <sub>DD</sub> - 0.4  | V <sub>DD</sub> - 0.200   | V     | 2               |
| PS pin voltage "H" V <sub>P</sub>                                                                                    |                     | -                                                                        | V <sub>PSH</sub> - 0.5                       | V <sub>PSH</sub>       | V <sub>PSH</sub> + 0.5    | V     | 1               |
| PS pin voltage "L" V <sub>PSL</sub>                                                                                  |                     | -                                                                        | V <sub>PSL</sub> - 0.5                       | V <sub>PSL</sub>       | V <sub>PSL</sub> + 0.5    | V     | 1               |
| Detection Temperature with an External NT                                                                            | C Therm             | istor                                                                    |                                              |                        |                           |       |                 |
| Overheat detection temperature*1                                                                                     | T <sub>DET</sub>    | -                                                                        | T <sub>DET</sub> - 3                         | T <sub>DET</sub>       | T <sub>DET</sub> + 3      | °C    | 1               |
| Overheat release temperature <sup>*1</sup>                                                                           | T <sub>REL</sub>    | -                                                                        | T <sub>REL</sub> - 5                         | T <sub>REL</sub>       | T <sub>REL</sub> + 5      | °C    | 1               |
| 0 V Battery Charge                                                                                                   | 1                   |                                                                          | 1                                            |                        |                           |       | 1               |
| 0 V battery charge starting charger voltage                                                                          |                     | 0 V battery charge<br>enabled                                            | 1.5 -                                        |                        | -                         | V     | 1               |
| 0 V battery charge inhibition battery voltage                                                                        | Voinh               | 0 V battery charge<br>inhibited<br>(1.45 V ≤ V <sub>0INH</sub> ≤ 2.00 V) | V <sub>0INH</sub> - 0.15                     | Voinh                  | V <sub>0INH</sub> + 0.15  | V     | 1               |
| o v bakery onarge minibilion bakery voltage                                                                          | VUINH               | 0 V battery charge<br>inhibited<br>(V <sub>0INH</sub> = 1.25 V)          | V <sub>0INH</sub> - 0.20                     | Voinh                  | V <sub>0INH</sub> + 0.20  | V     | 1               |
| Internal Resistance                                                                                                  | 1                   | Ι                                                                        | 1                                            |                        |                           | 1     | 1               |
| sistance between VDD pin and VM pin R <sub>VMD</sub>                                                                 |                     | $V_{DD}$ = 3.4 V, $V_{VM}$ = 2.4 V                                       | 2                                            | 15                     | 40                        | kΩ    | 4               |
| Resistance between VM pin and VSS pin                                                                                | R <sub>VMS</sub>    | V <sub>DD</sub> = 1.8 V, V <sub>VM</sub> = 1.8 V                         | 200                                          | 900                    | 2400                      | kΩ    | 4               |
| Input Voltage                                                                                                        | 1                   |                                                                          | T                                            | 1                      |                           | 1     |                 |
| Operation voltage between VDD pin and VDSOP1                                                                         |                     | -                                                                        | 1.5                                          | -                      | 6.0                       | V     | -               |
| Operation voltage between VM pin and<br>VSS pin                                                                      | V <sub>DSOP2</sub>  | -                                                                        | 1.5                                          | -                      | 28                        | V     | -               |
| Input Current                                                                                                        |                     |                                                                          |                                              |                        |                           |       |                 |
| Current consumption during operation                                                                                 | I <sub>OPE</sub>    | V <sub>DD</sub> = V <sub>VM</sub> = 3.4 V                                | -                                            | 6.0                    | 14                        | μA    | 3               |
| Current consumption during power-down                                                                                | I <sub>PDN</sub>    | V <sub>DD</sub> = 1.5 V, V <sub>VM</sub> = 0 V                           | -                                            | -                      | 0.5                       | μA    | 3               |
| Current consumption during overdischarge                                                                             | I <sub>OPED</sub>   | V <sub>DD</sub> = 1.5 V, V <sub>VM</sub> = 0 V                           | -                                            | -                      | 1.2                       | μA    | 3               |
| Current consumption during power-saving                                                                              | I <sub>PS</sub>     | V <sub>DD</sub> = 3.4 V, V <sub>VM</sub> = 0 V                           | -                                            | -                      | 0.5                       | μA    | 3               |

Table 11 (1 / 2)

Rev.1.1\_00

|                                              |                    | Table 11 (2 / 2)                                                                                  | (T 40°O                 |                       |                          |       | .c. I)          |
|----------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------|-------------------------|-----------------------|--------------------------|-------|-----------------|
|                                              | r                  |                                                                                                   | (1a = -40°C             | to +85°C '            | unless otherwi           | se sp | · · · · ·       |
| ltem                                         |                    | Condition                                                                                         | Min.                    | Тур.                  | Max.                     | Unit  | Test<br>Circuit |
| Output Voltage                               |                    |                                                                                                   |                         |                       |                          |       |                 |
| CO pin output voltage "H"                    | Vсон               | $V_{DD} = V_{VM} = 3.4 \text{ V},$<br>$C_{CO} = 4.7 \text{ nF}, \text{ I}_{COUT} = 0 \mu\text{A}$ | V <sub>DD</sub> + 4.0   | V <sub>DD</sub> + 4.2 | V <sub>DD</sub> + 4.4    | V     | 2               |
| DO pin output voltage "H" VDOH               |                    | V <sub>DD</sub> = V <sub>VM</sub> = 3.4 V,<br>C <sub>DO</sub> = 4.7 nF, I <sub>DOUT</sub> = 0 μA  | V <sub>DD</sub> + 4.0   | V <sub>DD</sub> + 4.2 | V <sub>DD</sub> + 4.4    | V     | 2               |
| Output Resistance                            |                    |                                                                                                   |                         |                       |                          |       |                 |
| CO pin resistance "L"                        | RCOL               | -                                                                                                 | 1                       | 2.5                   | 7.5                      | kΩ    | 5               |
| DO pin resistance "L"                        |                    | -                                                                                                 | 1                       | 2.5                   | 7.5                      | kΩ    | 5               |
| Delay Time                                   |                    |                                                                                                   |                         |                       |                          |       |                 |
| Overcharge detection delay time              | t <sub>CU</sub>    | -                                                                                                 | t <sub>CU</sub> × 0.4   | t <sub>cu</sub>       | t <sub>c∪</sub> × 1.6    | -     | 6               |
| Overdischarge detection delay time           | t <sub>DL</sub>    | -                                                                                                 | t <sub>DL</sub> × 0.4   | t <sub>DL</sub>       | t <sub>DL</sub> × 1.6    | -     | 6               |
| Discharge overcurrent 1 detection delay time | t <sub>DIOV1</sub> | -                                                                                                 | $t_{DIOV1} \times 0.4$  | t <sub>DIOV1</sub>    | t <sub>DIOV1</sub> × 1.6 | -     | 6               |
| Discharge overcurrent 2 detection delay time | t <sub>DIOV2</sub> | -                                                                                                 | $t_{DIOV2} \times 0.4$  | t <sub>DIOV2</sub>    | t <sub>DIOV2</sub> × 1.6 | -     | 6               |
| Load short-circuiting detection delay time   | t <sub>SHORT</sub> | -                                                                                                 | $t_{SHORT} \times 0.4$  | t <sub>short</sub>    | t <sub>SHORT</sub> × 1.6 | -     | 6               |
| Charge overcurrent detection delay time      | t <sub>ciov</sub>  | -                                                                                                 | $t_{CIOV} \times 0.4$   | t <sub>CIOV</sub>     | t <sub>CIOV</sub> × 1.6  | -     | 6               |
| Overheat detection delay time                | t <sub>TDET</sub>  | -                                                                                                 | t <sub>TDET</sub> × 0.4 | t <sub>TDET</sub>     | t <sub>TDET</sub> × 1.6  | -     | 6               |
| Overheat release delay time                  | t <sub>TREL</sub>  | -                                                                                                 | t <sub>TREL</sub> × 0.3 | t <sub>TREL</sub>     | t <sub>TREL</sub> × 1.7  | -     | 6               |
| Power-saving delay time                      | t <sub>PS</sub>    | -                                                                                                 | t <sub>PS</sub> × 0.4   | t <sub>PS</sub>       | t <sub>PS</sub> × 1.6    | -     | 6               |

\*1. Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

### Test Circuits

- Caution 1. Unless otherwise specified, the output voltage levels "H" and "L" at CO pin (V<sub>co</sub>) and DO pin (V<sub>Do</sub>) are judged by the threshold voltage (1.0 V) of the N-channel FET. Judge the CO pin level with respect to V<sub>DD</sub> and the DO pin level with respect to V<sub>VM</sub>.
  - 2. Unless otherwise specified, V6 and SW3 should be as follows.
    - With power-saving function and Active "H": SW3 = ON, V6 = 0 V
    - With power-saving function and Active "L": SW3 = ON, V6 = V1
    - Without power-saving function: SW3 = OFF, or SW3 = ON and V6 = V1

# 1. Overcharge detection voltage, overcharge release voltage (Test circuit 1)

#### 1.1 Vcu ≠ VcL

Overcharge detection voltage (V<sub>CU</sub>) is defined as the voltage V1 at which V<sub>CO</sub> goes from "H" to "L" when the voltage V1 is gradually increased after setting V1 = 3.4 V, V2 = 0 V. Overcharge release voltage (V<sub>CL</sub>) is defined as the voltage V1 at which V<sub>CO</sub> goes from "L" to "H" when the voltage V1 is then gradually decreased. Overcharge hysteresis voltage (V<sub>HC</sub>) is defined as the difference between V<sub>CU</sub> and V<sub>CL</sub>.

#### 1.2 Vcu = VcL

Overcharge detection voltage (V<sub>CU</sub>) is defined as the voltage V1 at which V<sub>CO</sub> goes from "H" to "L" when the voltage V1 is gradually increased after setting V1 = 3.4 V, V2 = 0 V. Overcharge release voltage (V<sub>CL</sub>) is defined as the voltage V1 at which V<sub>CO</sub> goes from "L" to "H" when setting V2 = -0.5 V and when the voltage V1 is then gradually decreased. Overcharge hysteresis voltage (V<sub>HC</sub>) is defined as the difference between V<sub>CU</sub> and V<sub>CL</sub>.

# 2. Overdischarge detection voltage, overdischarge release voltage (Test circuit 2)

Overdischarge detection voltage ( $V_{DL}$ ) is defined as the voltage V1 at which  $V_{DO}$  goes from "H" to "L" when the voltage V1 is gradually decreased after setting V1 = 3.4 V, V2 = V5 = 0 V.

Overdischarge release voltage (V<sub>DU</sub>) is defined as the voltage V1 at which V<sub>DO</sub> goes from "L" to "H" when setting V2 = -0.01 V, V5 = 0 V and when the voltage V1 is then gradually increased. Overdischarge hysteresis voltage (V<sub>HD</sub>) is defined as the difference between V<sub>DU</sub> and V<sub>DL</sub>.

# 3. Discharge overcurrent 1 detection voltage, discharge overcurrent release voltage (Test circuit 2)

Discharge overcurrent 1 detection voltage ( $V_{DIOV1}$ ) is defined as the voltage V5 at which delay time from when V5 is decreased after setting V1 = 3.4 V, V2 = -1.4 V, V5 = 0 V to when  $V_{DO}$  goes from "H" to "L" is discharge overcurrent detection 1 delay time ( $t_{DIOV1}$ ).

Discharge overcurrent release voltage ( $V_{RIOV}$  or  $V_{DRIOV}$ ) is defined as the voltage V1 + V2 at which  $V_{DO}$  goes from "L" to "H" when setting V2 = -3.4 V, V5 = 0 V and when the voltage V2 is then gradually increased.

When the voltage V2 exceeds V<sub>RIOV</sub>, V<sub>DO</sub> will go to "H" after 2.0 ms typ. and maintain "H" during load short-circuiting detection delay time (t<sub>SHORT</sub>).

# 4. Discharge overcurrent 2 detection voltage (Test circuit 2)

Discharge overcurrent 2 detection voltage ( $V_{DIOV2}$ ) is defined as the voltage V5 at which delay time from when V5 is decreased after setting V1 = 3.4 V, V2 = -1.4 V, V5 = 0 V to when V<sub>DO</sub> goes from "H" to "L" is discharge overcurrent 2 detection delay time ( $t_{DIOV2}$ ).

# 5. Load short-circuiting detection voltage

#### (Test circuit 2)

Load short-circuiting detection voltage ( $V_{SHORT}$ ) is defined as the voltage V5 at which delay time from when V5 is decreased after setting V1 = 3.4 V, V2 = -1.4 V, V5 = 0 V to when V<sub>DO</sub> goes from "H" to "L" is t<sub>SHORT</sub>.

# 6. Load short-circuiting 2 detection voltage (Test circuit 2)

Load short-circuiting 2 detection voltage ( $V_{SHORT2}$ ) is defined as the voltage V1 + V2 at which delay time from when V2 is decreased after setting V1 = 3.4 V, V2 = V5 = 0 V to when V<sub>D0</sub> goes from "H" to "L" is t<sub>SHORT</sub>.

#### 7. Charge overcurrent detection voltage (Test circuit 2)

Charge overcurrent detection voltage ( $V_{CIOV}$ ) is defined as the voltage V5 at which delay time from when the voltage V5 is increased after setting V1 = 3.4 V, V2 = V5 = 0 V to when  $V_{CO}$  goes from "H" to "L" is charge overcurrent detection delay time ( $t_{CIOV}$ ).

# 8. Overheat detection temperature, overheat release temperature (Test Circuit 1)

#### 8. 1 NTC thermistor resistance value (R<sub>NTC</sub>) = 100 kΩ (25°C)

After setting V1 = 3.4 V, V2 = 0 V, R2 = 100 k $\Omega$ , decrease R2 gradually, and then substitute R2 when V<sub>CO</sub> and V<sub>DO</sub> go from "H" to "L" into equation (1).

Temperature T [°C] obtained from the calculation result is defined as overheat detection temperature (T<sub>DET</sub>).

After setting V1 = 3.4 V, V2 = 0 V, R2 = 5 k $\Omega$ , increase R2 gradually, and then substitute R2 when V<sub>CO</sub> and V<sub>DO</sub> go from "L" to "H" into equation (1).

Temperature T [°C] obtained from the calculation result is defined as overheat release temperature (TREL).

#### 8. 2 NTC thermistor resistance value (R<sub>NTC</sub>) = 470 kΩ (25°C)

After setting V1 = 3.4 V, V2 = 0 V, R2 = 470 k $\Omega$ , decrease R2 gradually, and then substitute R2 when V<sub>CO</sub> and V<sub>DO</sub> go from "H" to "L" into equation (1).

Temperature T [°C] obtained from the calculation result is defined as overheat detection temperature (T<sub>DET</sub>).

After setting V1 = 3.4 V, V2 = 0 V, R2 = 25 k $\Omega$ , increase R2 gradually, and then substitute R2 when V<sub>CO</sub> and V<sub>DO</sub> go from "L" to "H" into equation (1).

Temperature T [°C] obtained from the calculation result is defined as overheat release temperature (T<sub>REL</sub>).

$$T [^{\circ}C] = \frac{1}{\frac{1}{B [K]} \times \log_{e} \left(\frac{R_{2}}{R_{NTC}}\right) + \frac{1}{25 [^{\circ}C] + 273.15} - 273.15 \cdots (1)$$

**Remark** 1.  $R_{NTC}$ : 100 k $\Omega$  or 470 k $\Omega$ 

2. B: NTC thermistor B-constant

#### 9. PS pin voltage "H", PS pin voltage "L" (Test Circuit 1)

#### 9.1 PS pin control logic active "H"

The PS pin voltage "H" (V<sub>PSH</sub>) is defined as the voltage V6 at which V<sub>CO</sub> and V<sub>DO</sub> go from "H" to "L" when the voltage V6 is gradually increased after setting V1 = 3.4 V, V2 = V6 = 0 V, SW3 = ON.

After that, the PS pin voltage "L" ( $V_{PSL}$ ) is defined as the voltage V6 at which  $V_{CO}$  and  $V_{DO}$  go from "L" to "H" after V6 is gradually decreased.

#### 9.2 PS pin control logic active "L"

The PS pin voltage "L" (V<sub>PSL</sub>) is defined as the voltage V6 at which V<sub>CO</sub> and V<sub>DO</sub> go from "H" to "L" when the voltage V6 is gradually decreased after setting V1 = V6 = 3.4 V, V2 = 0 V, SW3 = ON.

After that, the PS pin voltage "H" ( $V_{PSH}$ ) is defined as the voltage V6 at which  $V_{CO}$  and  $V_{DO}$  go from "L" to "H" after V6 is gradually increased.

## ABLIC Inc.

# 10. Current consumption during operation (Test circuit 3)

The current consumption during operation ( $I_{OPE}$ ) is the current that flows through the VDD pin ( $I_{DD}$ ) under the set conditions of V1 = V2 = V5 = 3.4 V.

# 11. Current consumption during power-down, current consumption during overdischarge (Test circuit 3)

#### 11.1 With power-down function

The current consumption during power-down ( $I_{PDN}$ ) is  $I_{DD}$  under the set conditions of V1 = V5 = 1.5 V, V2 = 0 V.

#### 11. 2 Without power-down function

The current consumption during overdischarge (I<sub>OPED</sub>) is I<sub>DD</sub> under the set conditions of V1 = V5 = 1.5 V, V2 = 0 V.

# 12. Current consumption during power-saving (Test circuit 3)

#### 12.1 PS pin control logic active "H"

The current consumption during power-saving ( $I_{PS}$ ) is  $I_{DD}$  under the set conditions of V1 = V5 = V6 = 3.4 V, V2 = 0 V, SW3 = ON.

#### 12. 2 PS pin control logic active "L"

The current consumption during power-saving (I<sub>PS</sub>) is  $I_{DD}$  under the set conditions of V1 = V5 = 3.4 V, V2 = V6 = 0 V, SW3 = ON.

# 13. Resistance between VDD pin and VM pin (Test circuit 4)

 $R_{VMD}$  is the resistance between VDD pin and VM pin under the set conditions of V1 = 3.4 V, V2 = V5 = 2.4 V.

# 14. Resistance between VM pin and VSS pin (Test circuit 4)

Rvms is the resistance between VM pin and VSS pin under the set conditions of V1 = V2 = V5 = 1.8 V.

#### 15. CO pin output voltage "H" (Test circuit 2)

The CO pin output voltage "H" ( $V_{COH}$ ) is the average voltage  $V_{CO}$  under the set conditions of V1 = 3.4 V, V2 = V5 = 0 V.

#### 16. DO pin output voltage "H" (Test circuit 2)

The DO pin output voltage "H" ( $V_{DOH}$ ) is the average voltage  $V_{DO}$  under the set conditions of V1 = 3.4 V, V2 = V5 = 0 V.

#### 17. CO pin resistance "L" (Test circuit 5)

The CO pin resistance "L" ( $R_{COL}$ ) is the resistance between VDD pin and CO pin under the set conditions of V1 = V2 = V5 = 4.7 V, V3 = 5.1 V, SW1 = ON, SW2 = OFF.

#### 18. DO pin resistance "L" (Test circuit 5)

The DO pin resistance "L" ( $R_{DOL}$ ) is the resistance between VM pin and DO pin under the set conditions of V1 = V2 = V5 = 1.8 V, V4 = 2.2 V, SW1 = OFF, SW2 = ON.

### ABLIC Inc.

# 19. Overcharge detection delay time (Test circuit 6)

After setting V1 = 3.4 V, V2 = V5 = 0 V, the voltage V1 is increased. The time interval from when the voltage V1 exceeds  $V_{CU}$  until  $V_{CO}$  goes to "L" is the overcharge detection delay time (t<sub>CU</sub>).

# 20. Overdischarge detection delay time (Test circuit 6)

After setting V1 = 3.4 V, V2 = V5 = 0 V, the voltage V1 is decreased. The time interval from when the voltage V1 falls below  $V_{DL}$  until  $V_{DO}$  goes to "L" is the overdischarge detection delay time ( $t_{DL}$ ).

# 21. Discharge overcurrent 1 detection delay time (Test circuit 6)

After setting V1 = 3.4 V, V2 = -1.4 V, V5 = 0 V, the voltage V5 is decreased. The time interval from when the voltage V5 falls below  $V_{DIOV1}$  until  $V_{DO}$  goes to "L" is the discharge overcurrent 1 detection delay time ( $t_{DIOV1}$ ).

# 22. Discharge overcurrent 2 detection delay time (Test circuit 6)

After setting V1 = 3.4 V, V2 = -1.4 V, V5 = 0 V, the voltage V5 is decreased. The time interval from when the voltage V5 falls below  $V_{DIOV2}$  until  $V_{DO}$  goes to "L" is the discharge overcurrent 2 detection delay time ( $t_{DIOV2}$ ).

# 23. Load short-circuiting detection delay time (Test circuit 6)

After setting V1 = 3.4 V, V2 = -1.4 V, V5 = 0 V, the voltage V5 is decreased. The time interval from when the voltage V5 falls below V<sub>SHORT</sub> until V<sub>D0</sub> goes to "L" is the load short-circuiting detection delay time ( $t_{SHORT}$ ).

# 24. Charge overcurrent detection delay time (Test circuit 6)

After setting V1 = 3.4 V, V2 = V5 = 0 V, the voltage V5 is increased. The time interval from when the voltage V5 exceeds  $V_{CIOV}$  until  $V_{CO}$  goes to "L" is the charge overcurrent detection delay time ( $t_{CIOV}$ ).

# 25. Overheat detection delay time, overheat release delay time (Test Circuit 6)

The overheat detection delay time ( $t_{TDET}$ ) is the time for V<sub>CO</sub> and V<sub>DO</sub> go to "L" from when this IC enters awake mode after the resistance R2 decreases and fall below  $R_{TDET}^{*1}$  under the set condition of V1 = 3.4 V, V2 = V5 = 0 V. The overheat release delay time ( $t_{TREL}$ ) is the time for V<sub>CO</sub> and V<sub>DO</sub> go to "H" from when this IC enters awake mode after the resistance R2 increases.

$$R_{\text{TDET}} = R_{\text{NTC}} \bullet \exp\left\{B\left[K\right]\left(\frac{1}{T_{\text{DET}}\left[^{\circ}C\right] + 273.15} - \frac{1}{25\left[^{\circ}C\right] + 273.15}\right)\right\}\dots(2)$$

\*1. RTDET is calculated by the formula (2) using the overheat detection temperature (TDET).

#### **Remark** 1. R<sub>NTC</sub>: 100 k $\Omega$ or 470 k $\Omega$

2. B: NTC thermistor B-constant



# 26. Power-saving delay time (Test Circuit 6)

#### 26. 1 PS pin control logic active "H"

After setting V1 = 3.4 V, V2 = V5 = V6 = 0 V, SW3 = ON, the voltage V6 is increased. The time interval from when the voltage V6 exceeds V<sub>PSH</sub> until V<sub>CO</sub> and V<sub>DO</sub> go to "L" is the power-saving delay time ( $t_{PS}$ ).

#### 26. 2 PS pin control logic active "L"

After setting V1 = V6 = 3.4 V, V2 = V5 = 0 V, SW3 = ON, the voltage V6 is decreased. The time interval from when the voltage V6 falls below V<sub>PSL</sub> until V<sub>CO</sub> and V<sub>DO</sub> go to "L" is the power-saving delay time (t<sub>PS</sub>).

# 27. 0 V battery charge starting charger voltage (0 V battery charge enabled) (Test circuit 1)

The 0 V battery charge starting charger voltage ( $V_{0CHA}$ ) is defined as the voltage V2 at which V<sub>CO</sub> goes to "H" (V<sub>CO</sub> = V<sub>VM</sub>) when the voltage V2 is gradually increased after setting V1 = V2 = V5 = 0 V.

# 28. 0 V battery charge inhibition battery voltage (0 V battery charge inhibited) (Test circuit 1)

The 0 V battery charge inhibition battery voltage ( $V_{0INH}$ ) is defined as the voltage V1 at which  $V_{CO}$  goes to "L" when the voltage V1 is gradually decreased after setting V1 = V5 = 1.8 V, V2 = 1.0 V, V5 = 0 V.

## ABLIC Inc.



Figure 5 Test Circuit 1



Figure 7 Test Circuit 3







Figure10 Test Circuit 6

VSS

V1

 $C1 = 0.1 \, \mu Fl$ 

### Operation

**Remark** Refer to "
Battery Protection IC Connection Example".

#### 1. Normal status

This IC monitors the voltage of the battery connected between VDD pin and VSS pin, the voltage between VINI pin and VSS pin to control charging and discharging. When the battery voltage is in the range from overdischarge detection voltage ( $V_{DL}$ ) to overcharge detection voltage ( $V_{CU}$ ), and the VINI pin voltage is in the range from discharge overcurrent 1 detection voltage ( $V_{DID}$ ) to charge overcurrent detection voltage ( $V_{CIOV}$ ), both charge and discharge control FETs are turned on. This status is called the normal status, and in this condition charging and discharging can be carried out freely.

The resistance between VDD pin and VM pin ( $R_{VMD}$ ), and the resistance between VM pin and VSS pin ( $R_{VMS}$ ) are not connected in the normal status.

# Caution After a battery is connected, there may be cases when discharging cannot be performed. In this case, this IC returns to the normal status by connecting a charger.

#### 2. Overcharge status

2. 1 V<sub>CL</sub> ≠ V<sub>CU</sub> (Product in which overcharge release voltage differs from overcharge detection voltage)

When the battery voltage becomes higher than  $V_{CU}$  during charging in the normal status and the condition continues for the overcharge detection delay time ( $t_{CU}$ ) or longer, the charge control FET is turned off and charging is stopped. This status is called the overcharge status.

The overcharge status is released in the following two cases.

- (1) In the case that the VM pin voltage is equal to or higher than V<sub>DD</sub> 0.4 V typ., this IC releases the overcharge status when the battery voltage falls below overcharge release voltage (V<sub>CL</sub>).
- (2) In the case that the VM pin voltage is equal to or lower than V<sub>DD</sub> 0.4 V typ., this IC releases the overcharge status when the battery voltage falls below overcharge detection voltage (V<sub>CU</sub>).

When the discharge is started by connecting a load after the overcharge detection, the VM pin voltage falls by the  $V_f$  voltage of the internal parasitic diode than the VDD pin voltage, because the discharge current flows through the parasitic diode in the charge control FET. If this VM pin voltage is equal to or lower than  $V_{DD}$  - 0.4 V typ., this IC releases the overcharge status when the battery voltage is equal to or lower than  $V_{CU}$ .

- Caution If the battery is charged to a voltage higher than  $V_{CU}$  and the battery voltage does not fall below  $V_{CU}$  even when a heavy load is connected, discharge overcurrent detection does not function until the battery voltage falls below  $V_{CU}$ . Since an actual battery has an internal impedance of tens of m $\Omega$ , the battery voltage drops immediately after a heavy load that causes overcurrent is connected, and discharge overcurrent detection function.
- 2. 2 V<sub>CL</sub> = V<sub>CU</sub> (Product in which overcharge release voltage is the same as overcharge detection voltage)

When the battery voltage becomes higher than  $V_{CU}$  during charging in the normal status and the condition continues for  $t_{CU}$  or longer, the charge control FET is turned off and charging is stopped. This status is called the overcharge status.

In the case that the VM pin voltage is equal to or lower than  $V_{DD}$  - 0.4 V typ. and the battery voltage falls below  $V_{CU}$ , this IC releases the overcharge status.

When the discharge is started by connecting a load after the overcharge detection, the VM pin voltage falls by the V<sub>f</sub> voltage of the internal parasitic diode than the VDD pin voltage, because the discharge current flows through the parasitic diode in the charge control FET. If this VM pin voltage is equal to or lower than  $V_{DD}$  - 0.4 V typ., this IC releases the overcharge status when the battery voltage is equal to or lower than  $V_{CU}$ .

- Caution 1. If the battery is charged to a voltage higher than V<sub>cu</sub> and the battery voltage does not fall below V<sub>cu</sub> even when a heavy load is connected, discharge overcurrent detection does not function until the battery voltage falls below V<sub>cu</sub>. Since an actual battery has an internal impedance of tens of mΩ, the battery voltage drops immediately after a heavy load that causes overcurrent is connected, and discharge overcurrent detection functions.
  - 2. When a charger is connected after overcharge detection, the overcharge status is not released even if the battery voltage is below  $V_{CL}$ . The overcharge status is released when the discharge current flows and the VM pin voltage goes under  $V_{DD}$  0.4 V typ. by removing the charger.

#### 3. Overdischarge status

When the battery voltage falls below  $V_{DL}$  during discharging in the normal status and the condition continues for the overdischarge detection delay time ( $t_{DL}$ ) or longer, the discharge control FET is turned off and discharging is stopped. This status is called the overdischarge status.

Under the overdischarge status, VSS pin and VM pin are shorted by R<sub>VMS</sub> in this IC. The VM pin voltage is pulled down by R<sub>VMS</sub>.

When connecting a charger in the overdischarge status, the battery voltage reaches  $V_{DL}$  or higher and this IC releases the overdischarge status if the VM pin voltage is above  $V_{DD}$  typ.

The battery voltage reaches the overdischarge release voltage ( $V_{DU}$ ) or higher and this IC releases the overdischarge status if the VM pin voltage is not above  $V_{DD}$  typ.

R<sub>VMD</sub> is not connected in the overdischarge status.

#### 3.1 With power-down function

Under the overdischarge status, when the VM pin voltage is  $V_{DD}$  - 0.8 V typ. or lower, the power-down function works and the current consumption is reduced to the current consumption during power-down (I<sub>PDN</sub>). By connecting a battery charger, the power-down function is released when the VM pin voltage is  $V_{DD}$  - 0.8 V typ. or higher.

- When a battery is not connected to a charger and the VM pin voltage ≤ V<sub>DD</sub> 0.8 V typ., this IC maintains the overdischarge status even when the battery voltage reaches V<sub>DU</sub> or higher.
- When a battery is connected to a charger and  $V_{DD}$  0.8 V typ. < the VM pin voltage <  $V_{DD}$  typ., the battery voltage reaches  $V_{DU}$  or higher and this IC releases the overdischarge status.
- When a battery is connected to a charger and V<sub>DD</sub> typ. ≤ the VM pin voltage, the battery voltage reaches V<sub>DL</sub> or higher and this IC releases the overdischarge status.

#### 3. 2 Without power-down function

Under the overdischarge status, the power-down function does not work even when the VM pin voltage is  $V_{DD}$  - 0.8 V typ. or lower.

- When a battery is not connected to a charger and the VM pin voltage ≤ V<sub>DD</sub> 0.8 V typ., the battery voltage reaches V<sub>DU</sub> or higher and this IC releases the overdischarge status.
- When a battery is connected to a charger and V<sub>DD</sub> 0.8 V typ. < the VM pin voltage < V<sub>DD</sub> typ., the battery voltage reaches V<sub>DU</sub> or higher and this IC releases the overdischarge status.
- When a battery is connected to a charger and V<sub>DD</sub> typ. ≤ the VM pin voltage, the battery voltage reaches V<sub>DL</sub> or higher and this IC releases the overdischarge status.

#### 4. Discharge overcurrent status (Discharge overcurrent 1, discharge overcurrent 2, load short- circuiting, load short-circuiting 2)

#### 4. 1 Discharge overcurrent 1, discharge overcurrent 2, load short-circuiting

When a battery in the normal status is in the status where the overcurrent detection pins is equal to or lower than  $V_{DIOV1}$  because the discharge current is equal to or higher than the specified value and the status continues for the discharge overcurrent 1 detection delay time ( $t_{DIOV1}$ ) or longer, the discharge control FET is turned off and discharging is stopped. This status is called the discharge overcurrent status.

#### 4. 1. 1 Release condition of discharge overcurrent "load disconnection"

Under the discharge overcurrent status, VM pin and VDD pin are shorted by  $R_{VMD}$  in this IC. However, the VM pin voltage is the VSS pin voltage due to the load as long as the load is connected. When the load is disconnected, the VM pin voltage returns to the VDD pin voltage. When the VM pin voltage returns to discharge overcurrent release voltage (V<sub>RIOV</sub>) or higher, this IC releases the discharge overcurrent status. R<sub>VMS</sub> is not connected in the discharge overcurrent status.

#### 4. 1. 2 Release condition of discharge overcurrent "charger connection"

Under the discharge overcurrent status, the VM pin and VSS pin are shorted by  $R_{VMS}$  in this IC. When a battery is connected to a charger and the VM pin voltage returns to the discharge overcurrent release voltage ( $V_{DRIOV}$ ) or higher, this IC releases the discharge overcurrent status.

 $R_{\text{VMD}}$  is not connected in the discharge overcurrent status.

#### 4.2 Load short-circuiting 2

When a battery in the normal status is in the status where a load causing discharge overcurrent is connected, and the VM pin voltage is equal to or lower than the load short-circuiting 2 detection voltage ( $V_{SHORT2}$ ) and the status continues for the load short-circuiting detection delay time ( $t_{SHORT}$ ) or longer, the discharge control FET is turned off and discharging is stopped. This status is called the discharge overcurrent status.

This IC releases the discharge overcurrent status in the same way as in "4. 1 Discharge overcurrent 1, discharge overcurrent 2, load short-circuiting".

#### 5. Charge overcurrent status

When a battery in the normal status is in the status where the overcurrent detection pins is equal to or higher than  $V_{CIOV}$  because the charge current is equal to or higher than the specified value and the status continues for the charge overcurrent detection delay time ( $t_{CIOV}$ ) or longer, the charge control FET is turned off and charging is stopped. This status is called the charge overcurrent status.

This IC releases the charge overcurrent status when the discharge current flows and the VM pin voltage is  $V_{DD}$  - 0.4 V typ. or lower by removing the charger.

The charge overcurrent detection does not function in the overdischarge status.

#### 6. Overheat protection status

Under the normal status and the overheat protection status, the overheat detection circuit operates intermittently every 128 ms typ., during which the awake mode period is 4 ms typ. When a battery in the normal status is in the status where the temperature of the NTC thermistor ( $T_{NTC}$ ) rises above the overheat detection temperature ( $T_{DET}$ ) and the status lasts for the overheat detection delay time ( $t_{TDET}$ ) or longer from the next awake mode start timing of the overheat detection circuit, this IC becomes the overheat protection status. This IC in the overheat protection status turns off both the charge control FET and the discharge control FET.

When  $T_{NTC}$  drops below the overheat release temperature ( $T_{REL}$ ) and the condition continues for  $t_{TREL}$  or longer from the next awake mode start timing of the overheat detection circuit, this IC returns to the normal status. Both  $R_{VMD}$  and  $R_{VMS}$  are not connected.

#### 7. 0 V battery charge enabled

This function is used to recharge a connected battery whose voltage is 0 V due to self-discharge. When the 0 V battery charge starting charger voltage ( $V_{0CHA}$ ) or a higher voltage is applied between the EB+ and EB- pins by connecting a charger, the charge control FET gate is fixed to the VM pin voltage.

When the voltage between the gate and source of the charge control FET becomes equal to or higher than the threshold voltage due to the charger voltage, the charge control FET is turned on to start charging. At this time, the discharge control FET is off and the charging current flows through the internal parasitic diode in the discharge control FET. When the battery voltage becomes equal to or higher than V<sub>DL</sub>, this IC returns to the normal status.

- Caution 1. Some battery providers do not recommend charging for a completely self-discharged lithium-ion rechargeable battery. It depends on the characteristics of the lithium-ion rechargeable battery to be used; therefore, please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge.
  - 2. The 0 V battery charge has higher priority than the charge overcurrent detection function. Consequently, a product in which use of the 0 V battery charge is enabled charges a battery forcibly and the charge overcurrent cannot be detected when the battery voltage is lower than  $V_{\text{DL}}$ .

#### 8. 0 V battery charge inhibited

This function inhibits charging when a battery that is internally short-circuited (0 V battery) is connected. When the battery voltage is the 0 V battery charge inhibition battery voltage ( $V_{0INH}$ ) or lower, the charge control FET gate is fixed to the VDD pin voltage to inhibit charging. When the battery voltage is  $V_{0INH}$  or higher, charging can be performed.

Caution Some battery providers do not recommend charging for a completely self-discharged lithium-ion rechargeable battery. It depends on the characteristics of the lithium-ion rechargeable battery to be used; therefore, please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge.

#### 9. Power-saving status

#### 9.1 PS pin control logic active "H"

When the PS pin voltage is equal to or higher than PS pin voltage "H" (V<sub>PSH</sub>) and the status continues for the power-saving delay time (t<sub>PS</sub>) or longer, the charge control FET and the discharge control FET are turned off, and charging and discharging are stopped. This status is called the power-saving status.

In the power-saving status, current consumption is reduced to the current consumption during power-saving ( $I_{PS}$ ). When PS pin voltage falls below PS pin voltage "L" ( $V_{PSL}$ ), power-saving status is released.

#### 9.2 PS pin control logic active "L"

When the PS pin voltage is equal to or lower than V<sub>PSL</sub> and the status continues for t<sub>PS</sub> or longer, the charge control FET and the discharge control FET are turned off, and charging and discharging are stopped. This status is called the power-saving status.

In the power-saving status, current consumption is reduced to IPS.

When the PS pin voltage is equal to or higher than V<sub>PSH</sub>, power-saving status is released.

#### 10. Delay circuit

The detection delay times are determined by dividing a clock of approximately 4 kHz by the counter.

**Remark** t<sub>DIOV1</sub>, t<sub>DIOV2</sub> and t<sub>SHORT</sub> start when V<sub>DIOV1</sub> is detected. When V<sub>DIOV2</sub> or V<sub>SHORT</sub> is detected over t<sub>DIOV2</sub> or t<sub>SHORT</sub> after the detection of V<sub>DIOV1</sub>, the discharge control FET is turned off within t<sub>DIOV2</sub> or t<sub>SHORT</sub> of each detection.



Figure 11

### ■ Timing Charts

### 1. Overcharge detection, overdischarge detection



- \*1. (1): Normal status
  - (2): Overcharge status
  - (3): Overdischarge status

Figure 12



#### 2. Discharge overcurrent detection (Release condition of discharge overcurrent status "load disconnection")

\*1. (1): Normal status

(2): Discharge overcurrent status

Figure 13

3. Discharge overcurrent detection

### (Release condition of discharge overcurrent status "charger connection") Vcu VcL (Vcu - VHC) Battery voltage V<sub>DU</sub> (V<sub>DL</sub> + V<sub>HD</sub>) V<sub>DL</sub> V<sub>DD</sub> + 4.2 V DO pin voltage Vм V<sub>DD</sub> + 4.2 V CO pin voltage $\mathsf{V}_{\mathsf{D}\mathsf{D}}$ $\mathsf{V}_{\mathsf{D}\mathsf{D}}$ VM pin voltage VDRIOV Vss VINI - VDD pin voltage 0 V VDIOV1 VDIOV2 VSHORT $V_{\text{DD}}$ ШП тт TH pin voltage Vss Charger connection Load connection Discharge overcurrent 1 Discharge overcurrent 2 Load short-circuiting detection delay time (t<sub>DIOV1</sub>) detection delay time (t<sub>DIOV2</sub>) detection delay time (t<sub>SHORT</sub>) (2) (2) (2) (1) (1) (1) (1) Status\*1

\*1. (1): Normal status

(2): Discharge overcurrent status

Remark The charger is assumed to charge with a constant current.

Figure 14

#### 4. Charge overcurrent detection



\*1. (1): Normal status

(2): Charge overcurrent status

(3): Overdischarge status

Remark The charger is assumed to charge with a constant current.

Figure 15

### 5. Overheat detection



\*1. (1): Normal status

(2): Overheat protection status

(3): Overcharge status

Figure 16



### 6. Power-saving (PS pin control logic active "H")

\*1. (1): Normal status

(2) : Power-saving status

Figure 17

- Vcu V<sub>CL</sub> (V<sub>CU</sub> - V<sub>HC</sub>) Battery voltage VDU (VDL + VHD) VDL V<sub>DD</sub> + 4.2 V DO pin voltage Vм V<sub>DD</sub> + 4.2 V CO pin voltage  $V_{\text{DD}}$ VEB+  $V_{\text{DD}}$ VM pin voltage Vss VINI - VDD pin voltage Vciov 0 V Vdiov V<sub>DD</sub> TH pin voltage Vss Vdd VPSH PS pin voltage VPSL Vss Charger connection Power-saving delay time (tps) (1) (2) (1) Status\*1 ◄
- 7. Power-saving (PS pin control logic active "L")

\*1. (1): Normal status

(2) : Power-saving status

Figure 18

### Battery Protection IC Connection Example



- **\*1.** If the power-saving function is unavailable, the PS pin must be left open.
- \*2. If the overheat detection function is unavailable, the TH pin must be connected to the VDD pin or the VSS pin.

| Symbol | Part                 | Purpose                                                              | Min.   | Тур.    | Max.   | Remark                                                               |
|--------|----------------------|----------------------------------------------------------------------|--------|---------|--------|----------------------------------------------------------------------|
| FET1   | N-channel<br>MOS FET | Discharge control                                                    | -      | -       | -      | Threshold voltage ≤ Overdischarge<br>detection voltage <sup>*1</sup> |
| FET2   | N-channel<br>MOS FET | Charge control                                                       | -      | -       | -      | Threshold voltage ≤ Overdischarge<br>detection voltage <sup>*1</sup> |
| R1*2   | Resistor             | ESD protection,<br>For power fluctuation                             | 1 kΩ   | 1 kΩ    | 1 kΩ   | -                                                                    |
| C1     | Capacitor            | For power fluctuation                                                | 0.1 µF | 0.1 µF  | 0.1 µF | -                                                                    |
| R2     | Resistor             | ESD protection,<br>Protection for reverse<br>connection of a charger | 22 Ω   | 22 Ω    | 22 Ω   | -                                                                    |
| R3     | Resistor             | Overcurrent detection                                                | -      | 0.75 mΩ | -      | -                                                                    |
| R4     | Resistor             | ESD protection                                                       | -      | 1 kΩ*³  | -      | -                                                                    |
| NTC*4  | NTC<br>thermistor    | Temperature sensing                                                  | 100 kΩ | 100 kΩ  | 470 kΩ | -                                                                    |

Table 12 Constants for External Components

\*1. If a FET with a threshold voltage equal to or higher than the overdischarge detection voltage is used, discharging may be stopped before overdischarge is detected.

\*2. Accuracy of overcharge detection voltage is guaranteed by R1 = 1 k $\Omega$ . Connecting resistors with other values will worsen the accuracy.

\*3. Current limiting resistance when a voltage of 6 V or higher is applied to the EB+ pin.

\*4. Temperature detection accuracy varies with NTC thermistor specifications.

When an NTC thermistor listed in **Table 2 (3 / 4)** or **Table 3 (3 / 4)** is connected, the detection temperature and accuracy can be achieved.

Caution 1. The constants may be changed without notice.

2. It has not been confirmed whether the operation is normal or not in circuits other than the connection example. In addition, the connection example and the constants do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constants.

### Precautions

- The application conditions for the input voltage, output voltage, and load current should not exceed the power dissipation.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- ABLIC Inc. claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

# ■ Characteristics (Typical Data)

### 1. Current consumption





1.3 IOPED VS. Ta



1.4 IOPE VS. VDD



1. 4. 2 Without power-down function



### 2. Detection voltage



36

## BATTERY PROTECTION IC FOR 1-CELL PACK S-821BA Series



## BATTERY PROTECTION IC FOR 1-CELL PACK S-821BA Series

#### 3. Delay time



Vco [V]

## BATTERY PROTECTION IC FOR 1-CELL PACK S-821BA Series



Vdo [V]

## Marking Specifications

#### 1. SNT-8A



| (1), (5), (6) | : Blank        |
|---------------|----------------|
| (2) to (4)    | : Product code |
| (7) to (11)   | : Lot number   |

#### 2. WLP-8V



- : Product code (Refer to Product name vs. Product code)
- : Blank

(A)

(B)

(1), (2) : Lot number

#### Product Name vs. Product Code

| Dreduct Name      | Product Code |
|-------------------|--------------|
| Product Name      | (A)          |
| S-821BAAC-H8T7S   | E            |
| S-821BAAD-H8T7S   | F            |
| S-821BAAE-H8T7S   | G            |
| S-821BAAF-H8T7S   | Н            |
| S-821BAAK-H8T7S*1 | М            |
| S-821BAAL-H8T7S*1 | Ν            |

\*1. Under development

## Power Dissipation

#### SNT-8A



| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| А     | 0.47 W                              |
| В     | 0.58 W                              |
| С     | -                                   |
| D     | -                                   |
| E     | _                                   |

# **SNT-8A** Test Board

## (1) Board A

O IC Mount Area



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 2                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | -                                           |
|                             | 3 | -                                           |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

#### (2) Board B



| Item                     |      | Specification                               |
|--------------------------|------|---------------------------------------------|
| Size [mm]                |      | 114.3 x 76.2 x t1.6                         |
| Material                 |      | FR-4                                        |
| Number of copper foil la | ayer | 4                                           |
| Copper foil layer [mm]   | 1    | Land pattern and wiring for testing: t0.070 |
|                          | 2    | 74.2 x 74.2 x t0.035                        |
|                          | 3    | 74.2 x 74.2 x t0.035                        |
|                          | 4    | 74.2 x 74.2 x t0.070                        |
| Thermal via              |      | -                                           |

No. SNT8A-A-Board-SD-1.0



ABLIC Inc.







ABLIC Inc.





No. HV008-A-C-SD-1.0

| TITLE      | WLP-8V-A-Carrier Tape |
|------------|-----------------------|
| No.        | HV008-A-C-SD-1.0      |
| ANGLE      |                       |
| UNIT       | mm                    |
|            |                       |
|            |                       |
|            |                       |
| ABLIC Inc. |                       |





#### No. HV008-A-L-SD-1.0

| TITLE      | WLP-8V-A-Land Recommendation |
|------------|------------------------------|
| No.        | HV008-A-L-SD-1.0             |
| ANGLE      |                              |
| UNIT       | mm                           |
|            |                              |
|            |                              |
|            |                              |
| ABLIC Inc. |                              |

## **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
   ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.

The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.

- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.



2.4-2019.07

## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ABLIC:

S-821BAAC-H8T7S S-821BAAD-H8T7S